

# Power Management System Technical Specifications

**PRELIMINARY** 

V0.8

2014-9-13

Fuzhou Rockchip Electronics Co.Ltd



#### **REVISION HISTORY**

| Date       | Revision | Description                                                                                                                                       |
|------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 2013-03-02 | 0.1      | Initial preliminary version                                                                                                                       |
| 2013-03-25 | 0.2      | Initial complete version                                                                                                                          |
| 2013-08-31 | 0.3      | Updated register map                                                                                                                              |
| 2013-12-4  | 0.4      | Changed package information                                                                                                                       |
| 2014-02-22 | 0.5      | Changed some details information                                                                                                                  |
| 2014-03-14 | 0.6      | Adding some information                                                                                                                           |
| 2014-06-16 | 0.7      | 1.adding ordering information 2.deleted some RDSON information                                                                                    |
| 2014-09-13 | 0.8      | 1.revised the packaging information 2.adding the BOOT11 timing sequence 3.Revised the BUCK1/2 output voltage range from 0.7v~1.5v to 0.7125v~1.5V |



## **TABLE OF CONTENTS**

| 1  | OVERV  | /IEW                                                   | 8  |
|----|--------|--------------------------------------------------------|----|
| 2  | FEATU  | RES                                                    | 8  |
| 3  | BLOCK  | DIAGRAM                                                | 9  |
| 4  | TYPICA | AL APPLICATION DIAGRAMS                                | 10 |
| 5  | ORDER  | RING INFORMATION                                       | 12 |
| 6  | ABSOL  | UTE MAXIMUM RATINGS                                    | 12 |
| 7  | RECOM  | MENDED OPERATING CONDITIONS                            | 12 |
| 8  | ELECT  | RICAL CHARACTERISTICS                                  | 13 |
| 9  | STATE  | MACHINE DESCRIPTION                                    | 23 |
|    | 9.1    | STATE MACHINE DESCRIPTION                              | 23 |
|    | 9.2    | DEVICE POWER-ON ENABLE CONDITIONS                      | 23 |
|    | 9.3    | DEVICE POWER-ON DISABLE CONDITIONS                     | 24 |
|    | 9.4    | DEVICE SLEEP ENABLE CONDITIONS                         | 24 |
| 10 | PO     | WER SEQUENCE                                           |    |
|    | 10.1   | BOOT1=0, BOOT0 = 0                                     | 26 |
|    | 10.2   | BOOT1=0, BOOT0 = 1                                     | 26 |
|    | 10.3   | BOOT1=1, BOOT0 = 0                                     | 27 |
|    | 10.4   | BOOT1=1, BOOT0 = 1                                     | 28 |
|    | 10.5   | BOOT TIMING CHARACTERISTIC                             | 28 |
| 11 | PO     | WER CONTROL TIMING                                     |    |
|    | 11.1   | DEVICE TURN-ON WITH PLUG_IN                            |    |
|    | 11.2   | DEVICE TURN OFF WITH FALLING INPUT VOLTAGE             |    |
|    | 11.3   | TIMING CHARACTERISTICS(Vin rising/falling and Plug-in) | 30 |
|    | 11.4   | DEVICE STATE CONTROL THROUGH PWRON SIGNAL              | 31 |
|    | 11.5   | TIMING CHARACTERISTICS (PWRON, DEV_OFF)                |    |
|    | 11.6   | DEVICE SLEEP STATE CONTROL                             |    |
|    | 11.7   | TIMING CHARACTERISTICS (SLEEP)                         | 33 |
| 12 | PIN    | N ASSIGNMENT                                           | 33 |
|    |        |                                                        |    |



| 13 | PINOUT DEFI   | NITION                                                   | 34 |
|----|---------------|----------------------------------------------------------|----|
| 14 | APPLICATION   | NOTE                                                     | 38 |
| 15 | REGISTER DE   | FINITION                                                 | 38 |
|    | 15.1 REGISTER | SUMMARY                                                  | 38 |
|    |               | R DESCRIPTION                                            |    |
|    | 15.2.1 RT     | C REGISTERS                                              | 40 |
|    | 15.2.1.1      | SECONDS_REG: RTC SECOND Register                         | 40 |
|    | 15.2.1.2      | MINUTES_REG: RTC MINUTE Register                         | 40 |
|    | 15.2.1.3      | HOURS_REG: RTC HOUR Register                             | 41 |
|    | 15.2.1.4      | DAYS_REG: RTC DAY Register                               |    |
|    | 15.2.1.5      | MONTHS_REG: RTC MONTH Register                           | 41 |
|    | 15.2.1.6      | YEARS_REG: RTC YEAR Register                             | 42 |
|    | 15.2.1.7      | WEEKS_REG: RTC WEEK Register                             | 42 |
|    | 15.2.1.8      | ALARM_SECONDS_REG: RTC ALARM SECOND Register             | 42 |
|    | 15.2.1.9      | ALARM_MINUTES_REG: RTC ALARM MINUTE Register             | 43 |
|    | 15.2.1.10     | ALARM_HOURS_REG: RTC ALARM HOUR Register                 | 43 |
|    | 15.2.1.11     | . ALARM_DAYS_REG: RTC ALARM DAY Register                 | 43 |
|    | 15.2.1.12     | ALARM_MONTHS_REG: RTC ALARM MONTH Register               | 44 |
|    | 15.2.1.13     | B ALARM_YEARS_REG: RTC ALARM YEAR Register               | 44 |
|    | 15.2.1.14     | RTC_CTRL_REG: RTC Control Register                       | 44 |
|    | 15.2.1.15     |                                                          |    |
|    | 15.2.1.16     | RTC_INT_REG: RTC Interrupt Register                      | 46 |
|    | 15.2.1.17     | RTC_COMP_LSB_REG: RTC Comensation LSB Register           | 46 |
|    | 15.2.1.18     | RTC_COMP_MSB_REG: RTC Compensation MSB Register          | 46 |
|    | 15.2.2 M      | SC REGISTERS                                             | 47 |
|    | 15.2.2.1      |                                                          |    |
|    | 15.2.2.2      | VB_MON_REG: Battery Voltage Monitor Register             | 47 |
|    | 15.2.2.3      | _                                                        |    |
|    | 15.2.3 PC     | WER CHANNEL CONTROL/MONITOR REGISTERS                    |    |
|    | 15.2.3.1      | DCDC_EN_REG: DC-DC Converter Enable Register             |    |
|    | 15.2.3.2      |                                                          |    |
|    | 15.2.3.3      |                                                          |    |
|    | 15.2.3.4      | ;                                                        |    |
|    | 15.2.3.5      |                                                          |    |
|    | 15.2.3.6      |                                                          |    |
|    | 15.2.3.7      | LDO_UV_STS_REG: LDO Under Voltage Status Register        |    |
|    | 15.2.3.8      | LDO_UV_ACT_REG: LDO Under Voltage Action Register        |    |
|    | 15.2.3.9      | DCDC_PG_REG: DC-DC Converter Power Good Status Regist 54 | er |
|    | 15.2.3.10     |                                                          | 54 |
|    | 15.2.3.11     |                                                          |    |
|    |               | WER CHANNEL CONFIGURATION REGISTERS                      |    |



16

## **RK808**

| 15.2.4.1     | BUCK1_CONFIG_REG: BUCK1 Configuration Register56     |
|--------------|------------------------------------------------------|
| 15.2.4.2     | BUCK1_ON_VSEL: BUCK1 Active Mode Register56          |
| 15.2.4.3     | BUCK1_SLP_VSEL: BUCK1 Sleep Mode Register57          |
| 15.2.4.4     | BUCK1_DVS_VSEL: BUCK1 DVS Mode Register57            |
| 15.2.4.5     | BUCK2_CONFIG_REG: BUCK2 Configuration Register58     |
| 15.2.4.6     | BUCK2_ON_VSEL: BUCK2 Active Mode Register59          |
| 15.2.4.7     | BUCK2_SLP_VSEL: BUCK2 Sleep Mode Register59          |
| 15.2.4.8     | BUCK2_DVS_VSEL: BUCK2 DVS Mode Register60            |
| 15.2.4.9     | BUCK3_CONFIG_REG: BUCK3 Configuration Register60     |
| 15.2.4.10    | BUCK4_CONFIG_REG: BUCK4 Configuration Register61     |
| 15.2.4.11    | BUCK4_ON_VSEL: BUCK4 Active Mode Register61          |
| 15.2.4.12    | BUCK4_SLP_VSEL: BUCK4 Sleep Mode Register62          |
| 15.2.4.13    | LDO1_ON_VSEL_REG: LDO1 Active Mode Voltage Select62  |
| 15.2.4.14    | LDO1_SLP_VSEL_REG: LDO1 Sleep Mode Voltage Select63  |
| 15.2.4.15    | LDO2_ON_VSEL_REG: LDO2 Active Mode Voltage Select63  |
| 15.2.4.16    | LDO2_SLP_VSEL_REG: LDO2 Sleep Mode Voltage Select64  |
| 15.2.4.17    | LDO3_ON_VSEL_REG: LDO3 Active Mode Voltage Sel64     |
| 15.2.4.18    | LDO3_SLP_VSEL_REG: LDO3 Sleep Mode Voltage Select65  |
| 15.2.4.19    | LDO4_ON_VSEL_REG: LDO4 Active Mode Voltage Select65  |
| 15.2.4.20    | LDO4_SLP_VSEL_REG: LDO4 Sleep Mode Voltage Select66  |
| 15.2.4.21    | LDO5_ON_VSEL_REG: LDO5 Active Mode Voltage Select66  |
| 15.2.4.22    | LDO5_SLP_VSEL_REG: LDO5 Sleep Mode Voltage Select67  |
| 15.2.4.23    | LDO6_ON_VSEL_REG: LDO6 Active Mode Voltage Select67  |
| 15.2.4.24    | LDO6_SLP_VSEL_REG: LDO6 Sleep Mode Voltage Select67  |
| 15.2.4.25    | LDO7_ON_VSEL_REG: LDO7 Active Mode Voltage Select68  |
| 15.2.4.26    | LDO7_SLP_VSEL_REG: LDO7 Sleep Mode Voltage Select68  |
| 15.2.4.27    | LDO8_ON_VSEL_REG: LDO8 Active Mode Voltage Select69  |
| 15.2.4.28    | LDO8_SLP_VSEL_REG: LDO8 Sleep Mode Voltage Select69  |
| 15.2.4.29    | DEVCTRL_REG: Device Control Register70               |
|              | TERRUPT REGISTERS71                                  |
| 15.2.5.1     | INT_STS_REG1: Interrupt Status Register #171         |
| 15.2.5.2     | INT_MSK_REG1: Interrupt Mask Register #171           |
| 15.2.5.3     | INT_STS_REG2: Interrupt Status Register #272         |
| 15.2.5.4     | INT_STS_MSK_REG2: Interrupt Status Register #272     |
| 15.2.5.5     | IO_POL_REG: IO Polarity Register73                   |
| 15.2.5.6     | DCDC_ILMAX_REG: DCDC max inductor current Register73 |
| PACKAGE INFO | DRMATION74                                           |



#### **LIST OF FIGURES**

| 9           |
|-------------|
| 10          |
| 11          |
| 23          |
| 24          |
| 25          |
| 26          |
| 26          |
| 27          |
| ger a Power |
| 29          |
| 30          |
| 30          |
| 31          |
| 31          |
| 32          |
| 33          |
|             |







#### **LIST OF TABLES**

| Table 9-1 Power Start Up Sequence               | 25 |
|-------------------------------------------------|----|
| Table 10-1 PWRON/DEV_OFF Timing Characteristics | 32 |
| Table 10-2 SLEEP Timing Characteristics         | 33 |



#### 1 OVERVIEW

The RK808 is a complete power supply solution for Portable systems. The highly integrated device includes four buck DC-DC converters, eight high performance ldos, two low Rds switches, I<sup>2</sup>C interface, programmable power sequencing and an RTC.

The RK808 improves performance, reduces component count and size, and therefore provides lower cost solution compared to conventional portable designs. The ultra fast 2MHz current mode DC/DC architecture optimizes the transient performance and is compatible with tiny low cost ceramic inductors and capacitors. All DC/DC channels include integrated MOSFETS. Internal soft-start and compensation circuits minimize external components count. Most outputs can be programmed through the  $\rm I^2C$  interface

#### **2 FEATURES**

- Input voltage range: 2.7V to 5.5V
- Low Stand-by current less than 20uA(32KHz clock running)
- 2MHz Switching Frequency for bucks
- Current mode architecture for best transient performance
- Internal compensation and soft start
- I<sup>2</sup>C Programmable output levels and power sequencing
- High efficiency architecture
- Integrated Vout Discharge Circuit for BUCK and LDO
- Power:
  - CH1: Synchronous Buck regulator, 5A max
  - CH2: Synchronous Buck regulator, 5A max
  - CH3: Synchronous Buck regulator, 3A max
  - CH4: Synchronous Buck regulator, 2.5A max
  - CH6,CH7,CH9,CH11: Linear regulators, 150mA max
  - CH8: Low noise and high PSRR linear regulator,100mA max
  - CH10,CH12,CH13: Linear regulators, 300mA max
  - CH14: Low Rds switch, 0.2ohm@Vgs=3v
  - CH15: Low Rds switch, 0.2ohm@Vgs=3v
- Auxiliary: Flexible Power Sequence control
- Package: 7mmx7mm QFN68



#### **3 BLOCK DIAGRAM**



Figure 3-1 Functional Block Diagram



#### **4 TYPICAL APPLICATION DIAGRAMS**



Figure 4-1 One Battery Cell Application





Figure 4-2 Two Battery Cells Application



#### **5 ORDERING INFORMATION**

| Orderable<br>Device | RoHS<br>status | Package    | Package Qty                               | Device special feature |
|---------------------|----------------|------------|-------------------------------------------|------------------------|
| RK808               | RoHS pass      | QFN68(7X7) | 2600ea/inner box* 6 inner boxes/outer box | NA                     |

#### **6 ABSOLUTE MAXIMUM RATINGS**

| Parameter                                                              | Min  | Max                        | Uni<br>ts              |
|------------------------------------------------------------------------|------|----------------------------|------------------------|
| Voltage range on pins VCCx, VDDIO, VCCRTC, VFBx, VLDOx, VSWOUTx, VREF  | -0.3 | 7                          | ٧                      |
| Voltage range on pin CLK32KOUT1, CLK32KOUT2, VDC, SLEEP                | -0.3 | 7                          | V                      |
| Voltage range on pins OSC32KIN, OSC32KOUT, BOOT0, BOOT1, EXT_EN, PWRON | -0.3 | VCCRTC <sub>MAX</sub> +0.3 |                        |
| Voltage range on pins NRESPWRON, INT, SDA, SCL, DVS1, DVS2, DVSOK      | -0.3 | VDDIO+0.3                  | V                      |
| Storage temperature range, T <sub>S</sub>                              | -40  | 150                        | $^{\circ}$ C           |
| Operating temperature range, T <sub>J</sub>                            | -40  | 125                        | $^{\circ}\!\mathbb{C}$ |
| Maximum Soldering Temperature, T <sub>SOLDER</sub>                     |      | 300                        | $^{\circ}\!\mathbb{C}$ |

Note 1. Exposure to the conditions exceeded absolute maximum ratings may cause the permanent damages and affect the reliability and safety of both device and systems using the device. The functional operations cannot be guaranteed beyond specified values in the recommended conditions.

#### 7 RECOMMENDED OPERATING CONDITIONS

| Parameter                         | Min | TYP | Max | Units |
|-----------------------------------|-----|-----|-----|-------|
| Voltage range on pins VCCx, VDDIO | 3   |     | 5.5 | V     |
| Voltage range on pin VCCRTC       | 2.5 |     | 5.5 | V     |
| Voltage range on other pins       |     |     | 5.5 | V     |
| Power Dissipation                 |     |     | 2.5 | W     |



#### **8 ELECTRICAL CHARACTERISTICS**

T<sub>J</sub>=25C; V<sub>BAT</sub>=VCCx=3.8V, VDDIO=3V unless otherwise specified.

| Parameter                                                 | Symbol                  | Min.                   | Тур. | Max.                  | Unit                    |
|-----------------------------------------------------------|-------------------------|------------------------|------|-----------------------|-------------------------|
| General                                                   | -                       |                        |      |                       |                         |
| Input supply voltage range ( VBAT )                       | $V_{INPUT}$             | 2.7                    |      | 5.5                   | V                       |
| Battery low alarm voltage                                 | .,                      | 0.05                   | 0.0  | 0.05                  |                         |
| (2.8V~3.5V programmable, step=100mV)                      | $V_{BLO}$               | 3.25                   | 3.3  | 3.35                  | V                       |
| Battery under voltage threshold (vin falling)             | $V_{BUVL}$              |                        | 2.5  |                       | V                       |
| Battery under voltage threshold (vin rising)              | V <sub>BUVH</sub>       | 2.6                    | 2.7  | 2.8                   | V                       |
| Battery OK voltage threshold                              | V <sub>BOK</sub>        |                        | 3.5  |                       | V                       |
| ( 3.3V~3.6V OTP programmable ,                            |                         |                        |      |                       |                         |
| step=100mV)                                               |                         |                        |      |                       |                         |
| Power on Reset Threshold (Rising)                         | $V_{PORH}$              |                        |      | 2.2                   | V                       |
| Power on Reset Threshold (Falling)                        | $V_{PORL}$              | 1.2                    |      |                       | V                       |
| Over Voltage Lock Out Threshold (Vin Rising)              | $V_{\text{TH(OVLO)}}$   | 5.7                    | 6.0  | 6.3                   | V                       |
| Over Voltage Lock Out Hysteresis                          | V <sub>HYS</sub> (OVLO) |                        | 0.2  |                       | V                       |
| VDC pin threshold(rising edge)                            | $V_{DCH}$               |                        | 0.6  |                       | V                       |
| VDC pin threshold(falling edge)                           | $V_{DCL}$               |                        | 0.54 |                       | V                       |
| Stand-by current, V <sub>DD</sub> =3.6V, device OFF state | $I_{Q(STNBY)}$          |                        | 20   |                       | uA                      |
| 32KHz clock running                                       |                         |                        |      |                       |                         |
| Hot-die temperature rising threshold                      | $T_HD$                  | 85                     |      | 115                   | $^{\circ}\! \mathbb{C}$ |
| (85°C~115°C programmable, step=10°C)                      | THU                     | 05                     |      | 113                   |                         |
| Thermal shut down                                         | $T_{TSD}$               | 140                    |      | 170                   | $^{\circ}\!\mathbb{C}$  |
| (140°C~170°C programmable, step=30°C)                     |                         |                        |      |                       |                         |
| Oscillator circuit                                        |                         |                        |      |                       |                         |
| Switching Frequency CH1,2,3,4( Tj=25℃ )                   | f <sub>SW</sub>         | 1.8                    | 2    | 2.2                   | MHz                     |
|                                                           |                         |                        |      |                       |                         |
| Logic inputs                                              |                         | 1 1                    |      | 1                     |                         |
| Input LOW-Level Voltage (V <sub>DDIO</sub> )              | V <sub>IL</sub>         |                        |      | 0.3xV <sub>DDIO</sub> | V                       |
| Input HIGH-Level Voltage (V <sub>DDIO</sub> )             | V <sub>IH</sub>         | $0.7xV_{DDIO}$         |      |                       | V                       |
| Logic outputs                                             |                         |                        |      |                       |                         |
| LOW-Level Output Voltage, 3.0 mA sink                     | $V_{OL}$                |                        |      | 0.4                   | V                       |
| current                                                   |                         |                        |      |                       |                         |
| HIGH-Level Output Voltage, 3.0 mA source                  | $V_{OH}$                | V <sub>DDIO</sub> -0.4 |      |                       | V                       |
| current                                                   |                         |                        |      |                       |                         |
| NRESPWON pin LOW-Level Output Voltage,                    | $V_{OL(NRES)}$          |                        |      | 0.4                   | V                       |
| 3.0mA sink current                                        |                         |                        |      |                       |                         |
| CLK32KOUT1 pin LOW-Level Output Voltage,                  | $V_{OL(CLKO1)}$         |                        |      | 0.4                   | V                       |
| 3.0mA sink current                                        |                         |                        |      |                       |                         |



| Parameter                                               | Symbol                     | Min.                   | Тур.  | Max.  | Unit  |
|---------------------------------------------------------|----------------------------|------------------------|-------|-------|-------|
| CLK32KOUT2 pin LOW-Level Output Voltage,                | V <sub>OL(CLKO2)</sub>     |                        |       | 0.4   |       |
| 3.0mA sink current                                      |                            |                        |       |       |       |
| CLK32KOUT2 pin HIGH-Level Output                        | V <sub>OH(CLKO2)</sub>     | V <sub>DDIO</sub> -0.4 |       |       | V     |
| Voltage, 3.0mA source current                           |                            |                        |       |       |       |
| CH1 Buck1 Regulator (VDD_ARM)                           |                            | •                      |       | •     |       |
| Input supply voltage range                              | V <sub>INPUT1</sub>        | 2.7                    |       | 5.5   | V     |
| Voltage Adjustable Range, 6bit                          | $V_{FB1}$                  | 0.7125                 |       | 1.500 | V     |
| DC output voltage programmable step(DVS)                |                            |                        | 12.5  |       | mV    |
| Output voltage transition rate                          |                            |                        |       |       |       |
| BUCK1_RATE=00                                           |                            |                        | 2     |       |       |
| BUCK1_RATE=01                                           |                            |                        | 4     |       | mV/us |
| BUCK1_RATE=10                                           |                            |                        | 6     |       |       |
| BUCK1_RATE=11                                           |                            |                        | 10    |       |       |
| DVS OK threshold (Vout rising)                          | V <sub>DVSOKR1</sub>       |                        | 93    |       | %     |
| DVS OK threshold (Vout falling)                         | V <sub>DVSOKF1</sub>       |                        | 107   |       | %     |
| Power Good threshold (Vout rising)                      | $V_{PG1}$                  |                        | 93    |       | %     |
| Output under voltage lockout(Vout falling)              | $V_{\text{UV1}}$           |                        | 85    |       | %     |
| Output over voltage lockout (Vout rising)               | V <sub>OV1</sub>           |                        | 117   |       | %     |
| Preset Voltage, Default( Tj=25℃ )                       | V <sub>FB1</sub> (Default) | 1.078                  | 1.100 | 1.122 | V     |
| Preset Voltage, Default(-10°C≦T <sub>j</sub> ≦+85°C)    | V <sub>FB1</sub> (Default) | 1.067                  | 1.100 | 1.133 | V     |
| Load Regulation, I <sub>OUT1</sub> = 100mA to 5A        |                            |                        | 1     |       | %/A   |
| Line Regulation, VCC1 = 3 to 5V, I <sub>OUT1</sub> = 1A |                            |                        | 0.1   |       | %/V   |
| Rated output current(If I <sub>CL1</sub> =6A)           | I <sub>MAX1</sub>          |                        | 5     |       | А     |
| Switch Current Limit                                    | I <sub>CL1</sub>           |                        | 6     |       | А     |
| (4.5A~6A programmable, step=0.5A)                       |                            |                        |       |       |       |
| Operating Quiescent Current, No load,                   | I <sub>Q1</sub>            |                        | 70    |       | uA    |
| V <sub>DD</sub> =3.8V                                   |                            |                        |       |       |       |
| Minimun Switch Current Limit                            | I <sub>CLMIN1</sub>        |                        | 100   |       | mA    |
| (50mA~400mA programmable, step=50mA)                    |                            |                        |       |       |       |
| Soft-start Time                                         | t <sub>SS1</sub>           |                        | 400   |       | us    |
| C <sub>OUT</sub> Discharge Switch ON Resistance         | R <sub>DIS1</sub>          |                        | 250   |       | ohm   |
| Conversion Effeciency (Vin=3.8V,Vout=1.1V)              |                            |                        |       |       |       |
| lout=5A                                                 |                            |                        | 00    |       |       |
|                                                         |                            |                        | 68    |       |       |
| lout=4A                                                 |                            |                        | 73    |       |       |
| lout=3A                                                 |                            |                        | 78    |       | %     |
| lout=2A                                                 |                            |                        | 84    |       |       |
| lout=1 A                                                |                            |                        | 89    |       |       |



| Parameter                                               | Symbol                    | Min.   | Тур.  | Max.  | Unit                |
|---------------------------------------------------------|---------------------------|--------|-------|-------|---------------------|
| lout=500mA                                              |                           |        | 90    |       |                     |
| lout=100 mA                                             |                           |        | 81    |       |                     |
|                                                         |                           |        |       |       |                     |
| lout=10 mA                                              |                           |        | 79    |       |                     |
| CH2 Buck2 Regulator (VDD_LOG)                           |                           |        |       | 1     |                     |
| Input supply voltage range                              | V <sub>INPUT2</sub>       | 2.7    |       | 5.5   | V <sub>INPUT2</sub> |
| Voltage Adjustable Range, 6bit                          | $V_{FB2}$                 | 0.7125 |       | 1.500 | $V_{FB2}$           |
| DC output voltage programmable step(DVS)                |                           |        | 12.5  |       |                     |
| Output voltage transition rate                          |                           |        |       |       |                     |
| BUCK2_RATE=00                                           |                           |        | 2     |       |                     |
| BUCK2_RATE=01                                           |                           |        | 4     |       |                     |
| BUCK2_RATE=10                                           |                           |        | 6     |       |                     |
| BUCK2_RATE=11                                           |                           |        | 10    |       |                     |
| DVS OK threshold (Vout rising)                          | V <sub>DVSOKR2</sub>      |        | 93    |       | %                   |
| DVS OK threshold (Vout falling)                         | V <sub>DVSOKF2</sub>      |        | 107   |       | %                   |
| Power Good threshold (Vout rising)                      | $V_{PG2}$                 |        | 93    |       | %                   |
| Output under voltage lockout (Vout falling)             | $V_{UV2}$                 |        | 85    |       | %                   |
| Output over voltage lockout (Vout rising)               | $V_{OV2}$                 |        | 117   |       | %                   |
| Preset Voltage, Default( Tj=25℃ )                       | V <sub>FB2(Default)</sub> | 1.078  | 1.100 |       | V                   |
| Preset Voltage, Default(-10°C≦T <sub>j</sub> ≦+85°C)    | V <sub>FB2(Default)</sub> | 1.067  | 1.100 |       | V                   |
| Load Regulation, I <sub>OUT2</sub> = 100 mA to 5A       |                           |        | 1     |       | %/A                 |
| Line Regulation, VCC2 = 3 to 5V, I <sub>OUT2</sub> = 1A |                           |        | 0.1   |       | %/V                 |
| Rated output current(If I <sub>CL2</sub> =6A)           | I <sub>MAX2</sub>         |        | 5     |       | Α                   |
| Switch Current Limit                                    | I <sub>CL2</sub>          |        | 6     |       | А                   |
| (4.5A~6A programmable, step=0.5A)                       |                           |        |       |       |                     |
| Operating Quiescent Current, No load,                   | I <sub>Q2</sub>           |        | 70    |       | uA                  |
| V <sub>DD</sub> =3.8V                                   |                           |        |       |       |                     |
| Minimun Switch Current Limit                            | I <sub>CLMIN2</sub>       |        | 100   |       | mA                  |
| (50mA~400mA programmable, step=50mA)                    |                           |        |       |       |                     |
| Soft-start Time                                         | t <sub>SS2</sub>          |        | 400   |       | us                  |
| C <sub>OUT</sub> Discharge Switch ON Resistance         | R <sub>DIS2</sub>         |        | 250   |       | ohm                 |
| Conversion Effeciency (Vin=3.8V,Vout=1.1V)              |                           |        |       |       |                     |
| lout=5A                                                 |                           |        | 68    |       |                     |
| lout=4A                                                 |                           |        | 73    |       |                     |
| lout=3A                                                 |                           |        | 78    |       |                     |
| lout=2A                                                 |                           |        |       |       | %                   |
|                                                         |                           |        | 84    |       |                     |
| lout=1 A                                                |                           |        | 89    |       |                     |



| Parameter                                                 | Symbol                    | Min. | Тур. | Max. | Unit |
|-----------------------------------------------------------|---------------------------|------|------|------|------|
| lout=500mA                                                |                           |      | 90   |      |      |
| lout=100 mA                                               |                           |      | 81   |      |      |
| iout=100 mA                                               |                           |      | 01   |      |      |
| lout=10 mA                                                |                           |      | 79   |      |      |
| CH3 Buck3 Regulator (VDD_DDR)                             |                           |      |      |      |      |
| Input supply voltage range                                | V <sub>INPUT3</sub>       | 2.7  |      |      | V    |
| Feedback Voltage, Default( Tj=25℃ )                       | V <sub>FB3(Default)</sub> | 0.98 | 1.00 |      | V    |
| Feedback Voltage, Default(-10°C≦T <sub>j</sub> ≦+85°C)    | V <sub>FB3(Default)</sub> | 0.97 | 1.00 |      | V    |
| Power Good threshold (Vout rising)                        | $V_{PG3}$                 |      | 93   |      | %    |
| Output under voltage lockout (Vout falling)               | $V_{\text{UV3}}$          |      | 85   |      | %    |
| Output over voltage lockout (Vout rising)                 | V <sub>OV3</sub>          |      | 117  |      | %    |
| Load Regulation, I <sub>OUT3</sub> = 100mA to 3A          |                           |      | 1    |      | %/A  |
| Line Regulation, VCC3 = 3 to 5V, I <sub>OUT3</sub> = 0.5A |                           |      | 0.1  |      | %/V  |
| Rated output current(If I <sub>CL3</sub> =3.5A)           | I <sub>MAX3</sub>         |      | 3    |      | А    |
| Switch Current Limit                                      | I <sub>CL3</sub>          |      | 3.5  |      | Α    |
| (2A~3.5A programmable, step=0.5A)                         |                           |      |      |      |      |
| Operating Quiescent Current, No load,                     | $I_{Q3}$                  |      | 70   |      | uA   |
| V <sub>DD</sub> =3.8V                                     |                           |      |      |      |      |
| Minimun Switch Current Limit                              | I <sub>CLMIN3</sub>       |      | 100  |      | mA   |
| (50mA~400mA programmable, step=50mA)                      |                           |      |      |      |      |
| Soft-start Time                                           | t <sub>SS3</sub>          |      | 400  |      | us   |
| C <sub>OUT</sub> Discharge Switch ON Resistance           | R <sub>DIS3</sub>         |      | 250  |      | ohm  |
| Conversion Effeciency (Vin=3.8V,Vout=1.4V)                |                           |      |      |      |      |
| lout=3A                                                   |                           |      |      |      |      |
| 1041-571                                                  |                           |      | 71   |      |      |
| lout=2A                                                   |                           |      | 79   |      |      |
| lout=1.5A                                                 |                           |      | 83   |      |      |
|                                                           |                           |      | 03   |      | %    |
| lout=1 A                                                  |                           |      | 87   |      |      |
| lout=500mA                                                |                           |      | 90   |      |      |
| lout=100 mA                                               |                           |      |      |      |      |
| iout-100 IIIA                                             |                           |      | 83   |      |      |
| lout=10 mA                                                |                           |      | 76   |      |      |
| CH4 Buck4 Regulator (VDD_IO)                              |                           |      |      |      | L    |
| Input supply voltage range                                | V <sub>INPUT4</sub>       | 2.7  |      | 5.5  | V    |
| Voltage Adjustable Range, 4bit                            | $V_{FB4}$                 | 1.8  |      | 3.3  | V    |
| DC output voltage programmable step(gain                  |                           |      | 100  |      | mV   |
| select)                                                   |                           |      |      |      |      |
| Feedback Voltage, Default( Tj=25℃)                        | V <sub>FB4(Default)</sub> | 2.94 | 3.00 | 3.06 | V    |



|                                                                   |                            |          |       | igement |      |
|-------------------------------------------------------------------|----------------------------|----------|-------|---------|------|
| Parameter                                                         | Symbol                     | Min.     | Тур.  | Max.    | Unit |
| Feedback Voltage, Default(-10°C ≦T <sub>j</sub> ≦+85°C)           | V <sub>FB4(Default)</sub>  | -2.91    | 3.00  | 3.09    | V    |
| Power Good threshold (Vout rising)                                | $V_{PG4}$                  |          | 93    |         | %    |
| Output under voltage lockout (Vout falling)                       | $V_{UV4}$                  |          | 85    |         | %    |
| Output over voltage lockout (Vout rising)                         | V <sub>OV4</sub>           |          | 117   |         | %    |
| Load Regulation, I <sub>OUT4</sub> = 100mA to 2.5A                |                            |          | 1     |         | %/A  |
| Line Regulation, VCC4 = 3 to 5V, I <sub>OUT4</sub> = 0.5A         |                            |          | 0.1   |         | %/V  |
| Rated output current(If I <sub>CL4</sub> =3.5A)                   | I <sub>MAX4</sub>          |          | 2.5   |         | А    |
| Switch Current Limit                                              | I <sub>CL4</sub>           |          | 3.5   |         | А    |
| (2A~3.5A programmable, step=0.5A)                                 |                            |          |       |         |      |
| Operating Quiescent Current, No load,                             | I <sub>Q4</sub>            |          | 70    |         | uA   |
| V <sub>DD</sub> =3.8V                                             |                            |          |       |         |      |
| Minimun Switch Current Limit                                      | I <sub>CLMIN4</sub>        |          | 100   |         | mA   |
| (50mA~400mA programmable, step=50mA)                              |                            |          |       |         |      |
| Soft-start Time                                                   | t <sub>SS4</sub>           |          | 400   |         | us   |
| C <sub>OUT</sub> Discharge Switch ON Resistance                   | R <sub>DIS4</sub>          |          | 250   |         | Ohm  |
| Conversion Effeciency, (DCR<50mohm)                               |                            |          |       |         |      |
| Vin=3.8V,Vout=3V                                                  |                            |          |       |         | %    |
| lout=2.5A                                                         |                            |          | 85    |         |      |
| lout=2A                                                           |                            |          | 89    |         |      |
| lout=1 .5A                                                        |                            |          | 91    |         |      |
| lout=1 A                                                          |                            |          | 94    |         |      |
| lout=500mA                                                        |                            |          | 95    |         |      |
| lout=100mA                                                        |                            |          | 92    |         |      |
| lout=10mA                                                         |                            |          | 60    |         |      |
| CH6 LDO1( VCC_TP)                                                 |                            | <b>'</b> | 1     | •       |      |
| Input supply voltage range                                        | V <sub>INPUT6</sub>        | 2.7      |       | 5.5     | V    |
| V <sub>OUT</sub> Output Voltage Adjustable Range,                 | V <sub>OUT6</sub>          | 1.8      |       | 3.4     | V    |
| 4bit(step=100mv)                                                  |                            |          |       |         |      |
| V <sub>OUT</sub> Output Voltage, Default( Tj=25℃ )                | V <sub>OUT6(Default)</sub> | 3.234    | 3.300 | 3.366   | V    |
| V <sub>OUT</sub> Output Voltage, Default( Tj= -10~85℃ )           | V <sub>OUT6(Default)</sub> | 3.201    | 3.300 | 3.399   | V    |
| Power Good threshold (Vout rising)                                | $V_{PG6}$                  |          | 93    |         | %    |
| Output under voltage lockout (Vout falling)                       | $V_{UV6}$                  |          | 85    |         | %    |
| V <sub>OUT</sub> Load Regulation, I <sub>OUT</sub> = 1mA to 150mA |                            |          | 0.005 |         | %/mA |
| $V_{OUT}$ Line Regulation, $V_{IN6} = 3$ to 5V, $I_{OUT6} =$      |                            |          | 0.03  |         | %/V  |
| 0.1A                                                              |                            |          |       |         |      |
| Power Supply Reject Ratio (f = 10kHz,                             | PSRR6                      |          | 50    |         | dB   |
| V <sub>OUT6</sub> =3.3V)                                          |                            |          |       |         |      |



| Downworton                                                                        | Currele el                 | DA:   | T     | Nana     | l locit  |
|-----------------------------------------------------------------------------------|----------------------------|-------|-------|----------|----------|
| Parameter                                                                         | Symbol                     | Min.  | Тур.  | Max.     | Unit     |
| Output noise (10Hz to 100kHz, V <sub>OUT6</sub> =3.3V)                            | OUT <sub>NOISE6</sub>      |       | 300   |          | uVrms    |
| Dropout voltage @ 150mA (V <sub>OUT6</sub> =3.3V)                                 | $V_{DROP6}$                |       | 200   |          | mV       |
| Rated output current                                                              | I <sub>MAX6</sub>          |       | 150   |          | mA       |
| Operating Quiescent Current, No load,                                             | $I_{Q6}$                   |       | 28    |          | uA       |
| V <sub>DD</sub> =3.8V                                                             |                            |       |       |          |          |
| Current Limit, VOUT6 = V <sub>OUT6</sub> x 0.95                                   | I <sub>CL6</sub>           | 250   | 300   |          | mA       |
| Soft-start Time                                                                   | t <sub>SS6</sub>           |       | 400   |          | us       |
| C <sub>OUT</sub> Discharge Switch ON Resistance                                   | R <sub>DIS6</sub>          |       | 400   |          | ohm      |
| CH7 LDO2( VCCA_33)                                                                |                            |       |       |          |          |
| Input supply voltage range                                                        | V <sub>INPUT7</sub>        | 2.7   |       | 5.5      | V        |
| V <sub>OUT</sub> Output Voltage Adjustable Range,                                 | V <sub>OUT7</sub>          | 1.8   |       | 3.4      | V        |
| 4bit(step=100mv)                                                                  |                            |       |       |          |          |
| V <sub>OUT</sub> Output Voltage, Default( Tj=25℃ )                                | V <sub>OUT7(Default)</sub> | 3.234 | 3.300 | 3.366    | V        |
| V <sub>OUT</sub> Output Voltage, Default( Tj=-10~85℃ )                            | V <sub>OUT7(Default)</sub> | 3.201 | 3.300 | 3.399    | V        |
| Power Good threshold (Vout rising)                                                | $V_{PG7}$                  |       | 93    |          | %        |
| Output under voltage lockout (Vout falling)                                       | $V_{UV7}$                  |       | 85    |          | %        |
| V <sub>OUT</sub> Load Regulation, I <sub>OUT</sub> = 1mA to 150mA                 |                            |       | 0.005 |          | %/mA     |
| V <sub>OUT</sub> Line Regulation, V <sub>IN7</sub> = 3 to 5V, I <sub>OUT7</sub> = |                            |       | 0.03  |          | %/V      |
| 0.1A                                                                              |                            |       |       |          |          |
| Power Supply Reject Ratio (f = 10kHz,                                             | PSRR7                      |       | 50    |          | dB       |
| V <sub>оит7</sub> =3.3V)                                                          |                            |       |       |          |          |
| Output noise (10Hz to 100kHz, V <sub>OUT7</sub> =3.3V)                            | OUT <sub>NOISE7</sub>      |       | 300   |          | uVrms    |
| Dropout voltage @ 150mA (V <sub>OUT7</sub> =3.3V)                                 | $V_{DROP7}$                |       | 200   |          | mV       |
| Operating Quiescent Current, No load,                                             | I <sub>Q7</sub>            |       | 28    |          | uA       |
| V <sub>DD</sub> =3.8V                                                             |                            |       |       |          |          |
| Rated output current                                                              | I <sub>MAX7</sub>          |       | 150   |          | mA       |
| Current Limit, VOUT7 = V <sub>OUT7</sub> x 0.95                                   | I <sub>CL7</sub>           | 250   | 300   |          | mA       |
| Soft-start Time                                                                   | t <sub>SS7</sub>           |       | 400   |          | us       |
| C <sub>OUT</sub> Discharge Switch ON Resistance                                   | R <sub>DIS7</sub>          |       | 400   |          | Ohm      |
| CH8 LDO3( VDD_11)                                                                 |                            | l     | ·I    | <u>I</u> |          |
| Input supply voltage range                                                        | V <sub>INPUT7</sub>        | 2.7   |       | 5.5      | V        |
| V <sub>OUT</sub> Output Voltage Adjustable Range,                                 | V <sub>OUT8</sub>          | 0.8   |       | 2.5      | V        |
| 4bit (0.8V~2V, step=100mV, 2V~ 2.5V                                               | 23.3                       |       |       |          |          |
| step=500mV)                                                                       |                            |       |       |          |          |
| V <sub>OUT</sub> Output Voltage, Default( Tj=25°C )                               | V <sub>OUT8(Default)</sub> | 1.078 | 1.100 | 1.122    | V        |
| V <sub>OUT</sub> Output Voltage, Default( Tj=-10~85°C )                           | V <sub>OUT8</sub>          | 1.067 | 1.100 | 1.133    | V        |
| 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                           | (Default)                  |       |       |          |          |
| Power Good threshold (Vout rising)                                                | V <sub>PG8</sub>           |       | 93    |          | %        |
| Output under voltage lockout (Vout falling)                                       | V <sub>UV8</sub>           |       | 85    |          | %        |
| V <sub>OUT</sub> Load Regulation, I <sub>OUT</sub> = 1mA to 150mA                 | - 0 0 0                    |       | 0.006 |          | %/mA     |
| VOUL LOUGH REGulation, 1001 - THIA to TOURIA                                      |                            |       | 0.000 |          | /0/111/\ |



| 1 ower Management System                                          |                            |       |          |          |       |  |  |  |
|-------------------------------------------------------------------|----------------------------|-------|----------|----------|-------|--|--|--|
| Parameter                                                         | Symbol                     | Min.  | Тур.     | Max.     | Unit  |  |  |  |
| $V_{OUT}$ Line Regulation, $V_{IN8} = 3$ to 5V, $I_{OUT8} =$      |                            |       | 0.015    |          | %/V   |  |  |  |
| 0.05A                                                             |                            |       |          |          |       |  |  |  |
| Power Supply Reject Ratio (f = 10kHz,                             | PSRR8                      |       | 70       |          | dB    |  |  |  |
| V <sub>OUT8</sub> =1.1V)                                          |                            |       |          |          |       |  |  |  |
| Output noise (10Hz to 100kHz, V <sub>OUT8</sub> =1.1V)            | OUT <sub>NOISE8</sub>      |       | 30       |          | uVrms |  |  |  |
| Dropout voltage @ 100mA (V <sub>OUT8</sub> =2.5V)                 | $V_{DROP8}$                |       | 200      |          | mV    |  |  |  |
| Rated output current                                              | I <sub>MAX8</sub>          |       | 100      |          | mA    |  |  |  |
| Operating Quiescent Current, No load,                             | I <sub>Q8</sub>            |       | 52       |          | uA    |  |  |  |
| V <sub>DD</sub> =3.8V                                             |                            |       |          |          |       |  |  |  |
| Current Limit, VOUT8 = V <sub>OUT8</sub> x 0.95                   | I <sub>CL8</sub>           | 150   | 200      |          | mA    |  |  |  |
| Soft-start Time                                                   | t <sub>SS8</sub>           |       | 400      |          | us    |  |  |  |
| C <sub>OUT</sub> Discharge Switch ON Resistance                   | R <sub>DIS8</sub>          |       | 400      |          | Ohm   |  |  |  |
| CH9 LDO4( VCC_25)                                                 |                            |       |          |          |       |  |  |  |
| Input supply voltage range                                        | V <sub>INPUT9</sub>        | 2.7   |          | 5.5      | V     |  |  |  |
| V <sub>OUT</sub> Output Voltage Adjustable Range,                 | V <sub>OUT9</sub>          | 1.8   |          | 3.4      | V     |  |  |  |
| 4bit(step=100mv)                                                  |                            |       |          |          |       |  |  |  |
| V <sub>OUT</sub> Output Voltage, Default( Tj=25°C )               | Voute(Default)             | 2.450 | 2.500    | 2.550    | V     |  |  |  |
| V <sub>OUT</sub> Output Voltage, Default( Tj=-10~85℃ )            | V <sub>OUT9(Default)</sub> | 2.425 | 2.500    | 2.575    | V     |  |  |  |
| Power Good threshold (Vout rising)                                | $V_{PG9}$                  |       | 93       |          | %     |  |  |  |
| Output under voltage lockout (Vout falling)                       | V <sub>UV9</sub>           |       | 85       |          | %     |  |  |  |
| V <sub>OUT</sub> Load Regulation, I <sub>OUT</sub> = 1mA to 150mA |                            |       | 0.005    |          | %/mA  |  |  |  |
| $V_{OUT}$ Line Regulation, $V_{IN9} = 3$ to 5V, $I_{OUT9} =$      |                            |       | 0.03     |          | %/V   |  |  |  |
| 0.15A                                                             |                            |       |          |          |       |  |  |  |
| Power Supply Reject Ratio (f = 10kHz,                             | PSRR9                      |       | 50       |          | dB    |  |  |  |
| V <sub>OUT9</sub> =3.3V)                                          |                            |       |          |          |       |  |  |  |
| Output noise (10Hz to 100kHz, V <sub>OUT9</sub> =3.3V)            | OUT <sub>NOISE9</sub>      |       | 300      |          | uVrms |  |  |  |
| Dropout voltage @ 150mA (V <sub>OUT9</sub> =3.3V)                 | $V_{DROP9}$                |       | 200      |          | mV    |  |  |  |
| Operating Quiescent Current, No load,                             | I <sub>Q9</sub>            |       | 28       |          | uA    |  |  |  |
| V <sub>DD</sub> =3.8V                                             |                            |       |          |          |       |  |  |  |
| Rated output current                                              | I <sub>MAX9</sub>          |       | 150      |          | mA    |  |  |  |
| Current Limit, VOUT9 = V <sub>OUT9</sub> x 0.95                   | I <sub>CL9</sub>           | 250   | 300      |          | mA    |  |  |  |
| Soft-start Time                                                   | t <sub>SS9</sub>           |       | 400      |          | us    |  |  |  |
| C <sub>OUT</sub> Discharge Switch ON Resistance                   | R <sub>DIS9</sub>          |       | 400      |          | Ohm   |  |  |  |
| CH10 LDO5( VCC28_CIF)                                             |                            | ı     | <u> </u> | <u> </u> | 1     |  |  |  |
| Input supply voltage range                                        | V <sub>INPUT10</sub>       | 2.7   |          | 5.5      | V     |  |  |  |
| V <sub>OUT</sub> Output Voltage Adjustable Range,                 | V <sub>OUT10</sub>         | 1.8   |          | 3.4      | V     |  |  |  |
| 4bit(step=100mv)                                                  | - 50110                    |       |          |          | •     |  |  |  |
| V <sub>OUT</sub> Output Voltage, Default( Tj=25℃ )                | Vourto(Default)            | 2.744 | 2.800    | 2.856    | V     |  |  |  |
| V <sub>OUT</sub> Output Voltage, Default( Tj=-10~85℃ )            | VOUT10(Default)            | 2.716 | 2.800    | 2.884    | V     |  |  |  |
| Power Good threshold (Vout rising)                                | V <sub>PG10</sub>          |       | 93       |          | %     |  |  |  |
| . 55. 5554 till Soliola ( Voat libility)                          | ¥ F G 10                   | _1    |          | 1        | 70    |  |  |  |



| D                                                                 | 0                           | 1     | 1     | agement |       |
|-------------------------------------------------------------------|-----------------------------|-------|-------|---------|-------|
| Parameter                                                         | Symbol                      | Min.  | Тур.  | Max.    | Unit  |
| Output under voltage lockout (Vout falling)                       | $V_{UV10}$                  |       | 85    |         | %     |
| V <sub>OUT</sub> Load Regulation, I <sub>OUT</sub> = 1mA to 300mA |                             |       | 0.003 |         | %/mA  |
| $V_{OUT}$ Line Regulation, $V_{IN10} = 3$ to 5V, $I_{OUT10} =$    |                             |       | 0.01  |         | %/V   |
| 0.3A                                                              |                             |       |       |         |       |
| Power Supply Reject Ratio (f = 10kHz,                             | PSRR10                      |       | 52    |         | dB    |
| V <sub>OUT10</sub> =3.3V)                                         |                             |       |       |         |       |
| Output noise (10Hz to 100kHz, V <sub>OUT10</sub> =3.3V)           | OUT <sub>NOISE10</sub>      |       | 300   |         | uVrms |
| Dropout voltage @ 300mA (V <sub>OUT10</sub> =2.8V)                | V <sub>DROP10</sub>         |       | 200   |         | mV    |
| Operating Quiescent Current, No load,                             | I <sub>Q10</sub>            |       | 28    |         | uA    |
| V <sub>DD</sub> =3.8V                                             |                             |       |       |         |       |
| Rated output current                                              | I <sub>MAX10</sub>          |       | 300   |         | mA    |
| Current Limit, VOUT10 = V <sub>OUT10</sub> x 0.95                 | I <sub>CL10</sub>           | 350   | 500   |         | mA    |
| Soft-start Time                                                   | t <sub>SS10</sub>           |       | 400   |         | us    |
| C <sub>OUT</sub> Discharge Switch ON Resistance                   | R <sub>DIS10</sub>          |       | 400   |         | Ohm   |
| CH11 LDO6( VCC_12)                                                |                             |       |       |         |       |
| Input supply voltage range                                        | V <sub>INPUT11</sub>        | 2.7   |       | 5.5     | V     |
| V <sub>OUT</sub> Output Voltage Adjustable Range,                 | V <sub>OUT11</sub>          | 0.8   |       | 2.5     | V     |
| 5bit(step=100mv)                                                  |                             |       |       |         |       |
| V <sub>OUT</sub> Output Voltage, Default( Tj=25 ℃ )               | V <sub>OUT11(Default)</sub> | 1.176 | 1.200 | 1.224   | V     |
| V <sub>OUT</sub> Output Voltage, Default( Tj=-10~85℃ )            | V <sub>OUT11(Default)</sub> | 1.164 | 1.200 | 1.236   | V     |
| Power Good threshold (Vout rising)                                | $V_{PG11}$                  |       | 93    |         | %     |
| Output under voltage lockout (Vout falling)                       | V <sub>UV11</sub>           |       | 85    |         | %     |
| V <sub>OUT</sub> Load Regulation, I <sub>OUT</sub> = 1mA to 150mA |                             |       | 0.005 |         | %/mA  |
| $V_{OUT}$ Line Regulation, $V_{IN11}$ = 3 to 5V, $I_{OUT11}$ =    |                             |       | 0.015 |         | %/V   |
| 0.1A                                                              |                             |       |       |         |       |
| Power Supply Reject Ratio (f = 10kHz,                             | PSRR11                      |       | 70    |         | dB    |
| V <sub>OUT11</sub> =3.3V)                                         |                             |       |       |         |       |
| Output noise (10Hz to 100kHz, V <sub>OUT11</sub> =3.3V)           | OUT <sub>NOISE11</sub>      |       | 30    |         | uVrms |
| Dropout voltage @ 150mA (V <sub>OUT11</sub> =2.5V)                | V <sub>DROP11</sub>         |       | 500   |         | mV    |
| Operating Quiescent Current, No load,                             | I <sub>Q11</sub>            |       | 52    |         | uA    |
| $V_{DD}=3.8V$                                                     |                             |       |       |         |       |
| Rated output current                                              | I <sub>MAX11</sub>          |       | 150   |         | mA    |
| Current Limit, VOUT11 = V <sub>OUT11</sub> x 0.95                 | I <sub>CL11</sub>           | 200   | 300   |         | mA    |
| Soft-start Time                                                   | t <sub>SS11</sub>           |       | 400   |         | us    |
| C <sub>OUT</sub> Discharge Switch ON Resistance                   | R <sub>DIS11</sub>          |       | 400   |         | Ohm   |
| CH12 LDO7( VCC18_CIF)                                             |                             | •     | •     | •       | •     |
| Input supply voltage rangef                                       | V <sub>INPUT12</sub>        | 2.7   |       | 5.5     | V     |
| V <sub>OUT</sub> Output Voltage Adjustable Range,                 | V <sub>OUT12</sub>          | 0.8   |       | 2.5     | V     |
| 5bit(step=100mv)                                                  |                             |       |       |         |       |
| V <sub>OUT</sub> Output Voltage, Default( Tj=25℃ )                | V <sub>OUT12(Default)</sub> | 1.764 | 1.800 | 1.836   | V     |
|                                                                   |                             |       | 1     | 1       | 1     |



| Parameter                                                              | Symbol                      | Min.   | Тур.  | Max.  | Unit   |
|------------------------------------------------------------------------|-----------------------------|--------|-------|-------|--------|
| V <sub>OUT</sub> Output Voltage, Default( Tj=-10~85℃ )                 | V <sub>OUT12(Default)</sub> | -1.736 | 1.800 | 1.854 | V      |
| Power Good threshold (Vout rising)                                     | V <sub>PG12</sub>           | -1.730 | 93    | 1.054 | %      |
| Output under voltage lockout (Vout falling)                            | V <sub>PG12</sub>           |        | 85    |       | %      |
| V <sub>OUT</sub> Load Regulation, I <sub>OUT</sub> = 1mA to 300mA      | V UV12                      |        | 0.005 |       | %/mA   |
| $V_{OUT}$ Line Regulation, $V_{IN12} = 3$ to 5V, $I_{OUT12} =$         |                             |        | 0.003 |       | %/V    |
| $v_{001}$ Line Regulation, $v_{1N12} = 3$ to $3v$ , $v_{00112} = 0.3A$ |                             |        | 0.015 |       | /0/ V  |
| Power Supply Reject Ratio (f = 10kHz,                                  | PSRR12                      |        | 65    |       | dB     |
| $V_{OUT12}$ =3.3V)                                                     | FSKKIZ                      |        | 0.5   |       | ub     |
| Output noise (10Hz to 100kHz, V <sub>OUT12</sub> =3.3V)                | OUT <sub>NOISE12</sub>      |        | 50    |       | uVrms  |
| Dropout voltage @ 300mA (V <sub>OUT12</sub> =2.5V)                     | V <sub>DROP12</sub>         |        | 200   |       | mV     |
| Operating Quiescent Current, No load,                                  | I <sub>Q12</sub>            |        | 48    |       | uA     |
| V <sub>DD</sub> =3.8V                                                  | IQ12                        |        | 40    |       | u.A    |
| Rated output current                                                   | I <sub>MAX12</sub>          |        | 300   |       | mA     |
| Current Limit, VOUT12 = V <sub>OUT12</sub> x 0.95                      | I <sub>CL12</sub>           | 400    | 400   |       | mA     |
| Soft-start Time                                                        |                             | +00    | 400   |       | us     |
| C <sub>OUT</sub> Discharge Switch ON Resistance                        | t <sub>SS12</sub>           |        | 250   |       | Ohm    |
| CH13 LDO8( VCC33_WIFI)                                                 | INDIS12                     |        | 230   |       | Ollili |
| , ,                                                                    | W                           | 2.7    |       | 5.5   | V      |
| Input supply voltage range                                             | VINPUT13                    |        |       |       | -      |
| V <sub>OUT</sub> Output Voltage Adjustable Range,<br>4bit(step=100mv)  | V <sub>OUT13</sub>          | 1.8    |       | 3.4   | V      |
| V <sub>OUT</sub> Output Voltage, Default( Tj=25℃ )                     | Vaurusa                     | 3.234  | 3.300 | 3.366 | V      |
| V <sub>OUT</sub> Output Voltage, Default( Tj=-10~85℃ )                 | V <sub>OUT13(Default)</sub> | 3.201  | 3.300 | 3.399 | V      |
| Power Good threshold (Vout rising)                                     | VOUT13(Default)             | 3.201  | 93    | 3.399 | %      |
| Output under voltage lockout (Vout falling)                            | V PG13<br>V <sub>UV13</sub> |        | 85    |       | %      |
| V <sub>OUT</sub> Load Regulation, I <sub>OUT</sub> = 1mA to 150mA      | V UV13                      |        | 0.003 |       | %/mA   |
| $V_{OUT}$ Line Regulation, $V_{IN13} = 3$ to 5V, $I_{OUT6} =$          |                             |        | 0.003 |       | %/V    |
| 0.15A                                                                  |                             |        | 0.01  |       | 76/ V  |
| Power Supply Reject Ratio (f = 10kHz,                                  | PSRR13                      |        | 50    |       | dB     |
| V <sub>OUT13</sub> =3.3V)                                              |                             |        |       |       |        |
| Output noise (10Hz to 100kHz, V <sub>OUT13</sub> =3.3V)                | OUT <sub>NOISE13</sub>      |        | 300   |       | uVrms  |
| Dropout voltage @ 300mA (V <sub>OUT13</sub> =2.8V)                     | V <sub>DROP13</sub>         |        | 200   |       | mV     |
| Operating Quiescent Current, No load,                                  | I <sub>Q13</sub>            |        | 30    |       | uA     |
| V <sub>DD</sub> =3.8V                                                  |                             |        |       |       |        |
| Rated output current                                                   | I <sub>MAX13</sub>          |        | 300   |       | mA     |
| Current Limit, VOUT13 = V <sub>OUT13</sub> x 0.95                      | I <sub>CL13</sub>           | 400    | 500   |       | mA     |
| Soft-start Time                                                        | t <sub>SS13</sub>           |        | 400   |       | us     |
| C <sub>OUT</sub> Discharge Switch ON Resistance                        | R <sub>DIS13</sub>          |        | 400   |       | Ohm    |
| CH14 SWITCH1 ( VCC_SD)                                                 |                             |        |       |       |        |
| Input supply voltage range                                             | V <sub>INPUT14</sub>        | 2.7    |       | 5.5   | V      |
| Rated output current                                                   | I <sub>MAX14</sub>          |        | 300   |       | mA     |



| Parameter                                       | Symbol               | Min.                   | Тур. | Max. | Unit |
|-------------------------------------------------|----------------------|------------------------|------|------|------|
| On resistance( Vgs=3V)                          |                      |                        | 200  |      | mohm |
| Current Limit                                   | I <sub>CL14</sub>    | 400                    | 500  |      | mA   |
| C <sub>OUT</sub> Discharge Switch ON Resistance | R <sub>DIS14</sub>   |                        | 400  |      | Ohm  |
| CH15 SWITCH2 ( VCC_LCD)                         |                      |                        |      | •    | •    |
| Input supply voltage range                      | V <sub>INPUT15</sub> | 2.7                    |      | 5.5  | V    |
| Rated output current                            | I <sub>MAX15</sub>   |                        | 300  |      | mA   |
| On resistance( Vgs=3V)                          |                      |                        | 200  |      | mohm |
| Current Limit                                   | I <sub>CL15</sub>    | 400                    | 500  |      | mA   |
| C <sub>OUT</sub> Discharge Switch ON Resistance | R <sub>DIS15</sub>   |                        | 400  |      | Ohm  |
| Real Time Clock (RTC)                           |                      |                        |      |      |      |
| RTC Operating Voltage Range                     | V <sub>IN</sub>      | 2.5                    |      | 5.5  | V    |
| RTC Supply Current                              | IQ                   |                        | 5    | 10   | uA   |
| RTC CLK Frequency Error( Tj=25°C )              | Fs <sub>ERR</sub>    | -20                    |      | 20   | ppm  |
| CLK32OUT1 jitter (open drain) (always on)       |                      | -25                    |      | +25  | ns   |
| CLK32OUT1 duty cycle                            |                      | 40                     |      | 60   | %    |
| CLK32OUT2 jitter (open drain)                   |                      | -25                    |      | +25  | ns   |
| CLK32OUT2 duty cycle                            |                      | 40                     |      | 60   | %    |
| I2C Interface TIMING SPECIFICATIONS             |                      |                        |      | •    | •    |
| SCL clock frequency                             | f <sub>SCL</sub>     |                        |      | 400  | kHz  |
| SCL high time                                   | t <sub>HIGH</sub>    | 0.6                    |      |      | us   |
| SCL low time                                    | t <sub>LOW</sub>     | 1.3                    |      |      | us   |
| Data setup time                                 | t <sub>SU,DAT</sub>  | 0.1                    |      |      | us   |
| Data hold time                                  | t <sub>HD,DAT1</sub> | 0                      |      | 0.1  | us   |
| Setup time for repeated start                   | t <sub>SU,STA</sub>  | 0.1                    |      |      | us   |
| HOLD time for start/repeated start              | t <sub>HD,STA</sub>  | 0.1                    |      |      | us   |
| Bus free time between a stop and condition      | t <sub>BUF</sub>     | 1.3                    |      |      | us   |
| Rise time of SCL/SDA                            | t <sub>r</sub>       | 20 + 0.1C <sub>B</sub> |      | 300  | ns   |
| Fall width of SCL/SDA                           | t <sub>f</sub>       | 20 + 0.1C <sub>B</sub> |      | 300  | ns   |
| Pulse width of suppressed spike                 | t <sub>SP</sub>      | 0                      |      | 50   | ns   |
| Capacitive load for each of bus line            | C <sub>B2</sub>      |                        |      | 400  | pF   |



#### 9 STATE MACHINE DESCRIPTION

#### 9.1 STATE MACHINE DESCRIPTION



Figure 9-1 State Machine

#### 9.2 DEVICE POWER-ON ENABLE CONDITIONS

If none of the device power-on disable conditions is met, the following conditions are available to turn on and/or maintain the ON state of the device:

- PWRON signal low level.
- Or interrupt flag active (INT low) while the device is off (NRESPWRON = 0)
   The power-on enable condition occurs only if the interrupt status bit is initially low (no previous identical interrupt pending in the status register).

The Interrupt sources expected when the device is off are:

- PWRON low-level interrupt (PWRON\_INT = 1 in INT\_STS\_REG1 register)
- First VDC rising above plug-in threshold (PLUG\_IN interrupt(PLUG\_IN\_INT=1 in INT\_STS\_REG2 register) (Charger plug in interrupt)

The Interrupt source expected if enabled when the device is off is:

RTC Alarm interrupt (INT\_ALARM\_EN=1 in RTC\_INT\_REG and RTC\_ALARM\_INT = 1 in INT\_STS\_REG register)





Figure 9-2 Power On Enable Control

#### 9.3 DEVICE POWER-ON DISABLE CONDITIONS

- PWRON signal low level during more than the long-press delay: T<sub>DPWRONLP</sub>. The interrupt corresponding to this condition is PWRON\_LP\_INT in the INT\_STS\_REG register.
- Or Die temperature has reached the thermal shutdown threshold: TSD\_STS=1 in THERMAL REG).
- Or Vbat down below UVLO threshold: VB UV STS=1 in VB MON REG.
- Or DEV\_OFF or DEV\_OFF\_RST control bit set to 1 (value of DEV\_OFF is cleared when the device is in OFF state).

#### 9.4 DEVICE SLEEP ENABLE CONDITIONS

- SLEEP signal high level.
- OR DEV\_SLP control bit set to 1
- And interrupt flag inactive (INT high): No non-masked interrupt pending

The SLEEP state can be controlled by programming DEV\_SLP and keeping the SLEEP state.





Figure 9-3 SLEEP Enable Control

#### **10 POWER SEQUENCE**

|         | Power On | Preset   |
|---------|----------|----------|----------|----------|----------|----------|----------|----------|
|         | Sequence | Voltage  | Sequence | Voltage  | Sequence | Voltage  | Sequence | Voltage  |
| Boot1,  | 0        | 0        | 01       |          | 10       |          | 11       |          |
| Boot0   |          | U        | U        | ı        | l        | U        | "        |          |
| BUCK1   | 4        | 1.1V/ON  | 4        | 1.2V/ON  | 4        | 1.0V/ON  | 2        | 1.0V/ON  |
| BUCK2   | 5        | 1.1V/ON  | 5        | 1.2V/ON  | 4        | 1.0V/ON  | 3        | 1.0V/ON  |
| BUCK3   | 2        | 1.2V/ON  | 2        | 1.2V/ON  | 3        | 1.2VON   | 4        | 1.2V/ON  |
| BUCK4   | 1        | 3.0V/ON  | 1        | 3.0V/ON  | 1        | 3.0V/ON  | 6        | 1.8V/ON  |
| LDO1    |          | 3.3V/OFF |          | 3.3V/OFF | 1        | 3.3v/ON  | 7        | 3.3V/ON  |
| LDO2    |          | 3.3V/OFF | 2        | 3.3V/ON  |          | 3.3V/OFF |          | 1.8V/OFF |
| LDO3    | 3        | 1.1V/ON  | 3        | 1.2V/ON  | 2        | 1.0V/ON  | 1        | 1.0V/ON  |
| LDO4    | 3        | 2.5V/ON  |          | 2.5V/OFF | 2        | 1.8V/ON  |          | 3.3V/OFF |
| LDO5    |          | 2.8V/OFF |          | 2.8V/OFF |          | 2.8V/OFF |          | 3.3V/OFF |
| LDO6    |          | 1.2V/OFF |          | 1.2V/OFF |          | 1.2V/OFF |          | 1.8V/OFF |
| LDO7    |          | 1.8/OFF  |          | 1.8V/OFF |          | 1.8V/OFF |          | 1.0V/OFF |
| LDO8    |          | 3.3V/OFF |          | 1.8V/OFF |          | 3.3V/OFF |          | 3.3V/OFF |
| SWITCH1 | 1        | 3.0V/ON  | 1        | 3.0V/ON  | 5        | 3.0V/ON  |          | 3.3V/OFF |
| SWITCH2 |          | 3.0V/OFF |          | 3.0V/OFF |          | 3.0V/OFF |          | 1.8V/OFF |

Table 10-1 Power Start Up Sequence



#### 10.1 BOOT1=0, BOOT0 = 0



Figure 10-1 Power On/Off Timing, BOOT1=0, BOOT0=0

#### 10.2 BOOT1=0, BOOT0 = 1



Figure 10-2 Power On/Off Timing, BOOT1=0, BOOT0=1



#### **10.3** BOOT1=1, BOOT0 = 0



Figure 10-3 Power On/Off Timing, BOOT1=1, BOOT0=0



#### **10.4** BOOT1=1, BOOT0 = 1



#### 10.5 BOOT TIMING CHARACTERISTIC

| PARAMETERS | DESCRIPTION                                | MIN                   | TYP                    | MAX | UNIT |
|------------|--------------------------------------------|-----------------------|------------------------|-----|------|
| ton1       | Delay to 1st channel enable after power on | 66×t <sub>CK32K</sub> |                        |     | us   |
| torri      | enable debouce time                        |                       | OOXICK32K              |     | us   |
| ton2       | 1st channel enable to 2st channel enable   |                       | 66×t <sub>CK32K</sub>  |     | us   |
| toriz      | delay                                      |                       | OOXICK32K              |     | us   |
| ton3       | 2nd channel enable to 3rd channel enable   |                       | 66×t <sub>CK32K</sub>  |     | us   |
| toris      | delay                                      | 00×1CK32K             |                        |     | us   |
| ton4       | 3rd channel enable to 4th channel enable   |                       | 66×t                   |     | us   |
| 10114      | delay                                      | 66×t <sub>CK32K</sub> |                        |     | us   |
| ton0       | BUCK3 enable to BUCK4 enable               |                       | 122vt                  |     | us   |
| torio      | delay(ONLY in BOOT11 MODE)                 |                       | 132×t <sub>CK32K</sub> |     | us   |
| ton5       | 4th channel enable to 5th channel enable   |                       | 66×t <sub>CK32K</sub>  |     | Us   |
| ions       | delay                                      |                       | OOAICK32K              |     | US   |
| Ton6       | 5th channel enable to NRESPWRON rising     |                       | 50                     |     | ms   |

#### Power Management System

|       | edge delay                          |  |                      |    |
|-------|-------------------------------------|--|----------------------|----|
| toff1 | PWRON disable to NRESPWRON falling  |  | 1×t <sub>CK32K</sub> | us |
| toni  | delay                               |  | I A CK32K            | us |
| Toff2 | NRESPWRON falling delay to supplies |  | c                    | mc |
| 10112 | disable delay                       |  | 2                    | ms |

Table 10-2 Boot Timing Characteristics

#### 11 POWER CONTROL TIMING

#### 11.1 DEVICE TURN-ON WITH PLUG\_IN



Figure 11-1Power ON Timing with VDC Plug in (PLUP\_IN\_INT Trigger a Power on Enable)



#### 11.2 DEVICE TURN OFF WITH FALLING INPUT VOLTAGE



Figure 11-2 Power Control Timing with VIN Falling

# 11.3 TIMING CHARACTERISTICS(Vin rising/falling and Plug-in)

| PARAMETER               | DESCRIPTION                          | MIN | TYP | MAX | UNIT |
|-------------------------|--------------------------------------|-----|-----|-----|------|
| $T_{dbVB\_LOF}$         | VB_LO falling-edge debouncing delay  |     | 2   |     | ms   |
| T <sub>dONT</sub>       | Total power on delay time(ton1~ton6) |     | 62  |     | ms   |
| $T_{dbVB\_LOR}$         | VB_LO rising-edge debouncing delay   |     | 2   |     | ms   |
| $T_{dVB\_UVF}$          | VB_UV falling-edge debouncing delay  |     | 2   |     | ms   |
| T <sub>dOFFT</sub>      | Total power off delay time           |     | 2   |     | ms   |
| T <sub>dbPLUG_IN</sub>  | VDC plug-in debouncing delay         |     | 100 |     | ms   |
| T <sub>dbPLUG_OUT</sub> | VDC plug-out debouncing delay        |     | 100 |     | ms   |

Figure 11-3 Vin and PLUG\_IN Timing Characteristics



#### 11.4 DEVICE STATE CONTROL THROUGH PWRON SIGNAL



Figure 11-4 PWRON Turn-On/DEV\_OFF Turn Off



Figure 11-5 PWRON Long Press Turn Off



#### 11.5 TIMING CHARACTERISTICS (PWRON, DEV\_OFF)

| PARAMETER               | DESCRIPTION                                                                       | MIN | TYP                  | MAX | UNIT |
|-------------------------|-----------------------------------------------------------------------------------|-----|----------------------|-----|------|
| $T_{dbPWRONF}$          | PWRON falling-edge debouncing delay                                               |     | 500                  |     | ms   |
| $T_{dONT}$              | Total power on delay time(ton1~ton6)                                              |     | 62                   |     | ms   |
| T <sub>dPWRONLP</sub>   | PWRON long press delay to interrupt (PWRON falling edge to PWRON_LP_INT=1)        |     | 6                    |     | S    |
| T <sub>dPWRONLPTO</sub> | PWRON long press delay to turn off (PWRON falling edge to NRESPWRON falling edge) |     | 8                    |     | S    |
| toff1                   | POWER ON disable to NRESPWRON falling delay                                       |     | 1×t <sub>CK32K</sub> |     | us   |
| Toff2                   | NRESPWRON falling delay to supplies disable delay                                 |     | 2                    |     | ms   |
| $T_{dOFFT}$             | total power off delay time                                                        |     | 2                    |     | ms   |

Table 11-1 PWRON/DEV\_OFF Timing Characteristics

#### 11.6 DEVICE SLEEP STATE CONTROL



Figure 11-6 SLEEP/ACTIVE Transition Timing



#### 11.7 TIMING CHARACTERISTICS (SLEEP)

| PARAMETER              | DESCRIPTION                                                | MIN | TYP                  | MAX | UNIT |
|------------------------|------------------------------------------------------------|-----|----------------------|-----|------|
| T <sub>dbACT2SLP</sub> | SLEEP falling-edge debouncing delay                        |     | 3×t <sub>ck32k</sub> |     | us   |
| T <sub>dbSLP2ACT</sub> | SLEEP rising-edge debouncing delay                         |     | 3×t <sub>ck32k</sub> |     | us   |
| T <sub>dSLPON</sub>    | Delay to turn on enable after SLEEP rising-edge debouncing |     | 1×t <sub>ck32k</sub> |     | us   |

Table 11-2 SLEEP Timing Characteristics

#### 12 PIN ASSIGNMENT



Figure 12-1 Pin Assignment



#### **13 PINOUT DEFINITION**

| NO | NAME       | SUPPLIES | FUNCTIONAL   | TYPE    | I/O | DESCRIPTION              | PU/PD |
|----|------------|----------|--------------|---------|-----|--------------------------|-------|
|    |            |          | BLOCK        |         |     |                          |       |
| 9  | VCCRTC     | VCCRTC   |              | Power   | 0   | RTC power supply         | NO    |
|    |            | /AGND    |              |         |     |                          |       |
| 65 | OSC32KIN   | VCCRTC   |              | Analog  | I   | 32KHz crystal oscillator | NO    |
|    |            | /DGND    |              |         |     | input                    |       |
| 66 | OSC32KOUT  | VCCRTC   |              | Analog  | - 1 | 32KHz crystal oscillator | NO    |
|    |            | /DGND    | RTC          |         |     | output                   |       |
| 68 | CLK32KOUT1 | VCCRTC   |              | Digital | 0   | 32KHz clock output 1,OD  | NO    |
|    |            | /DGND    |              |         |     | output                   |       |
|    |            |          |              |         |     | (always on)              |       |
| 67 | CLK32KOUT2 | VCCRTC   |              | Digital | 0   | 32KHz clock output 2,OD  | PD    |
|    |            | /DGND    |              |         |     | output                   |       |
| 37 | VREF       | VCCA     |              | Analog  | 0   | bandgap voltage          | PD    |
|    |            | /REFGND  | REFERENCE    |         |     |                          |       |
| 64 | VREFGND    | REFGND   |              | Analog  | Gnd | reference ground         | NO    |
| 36 | VCCA       | VCCA     | Analog Power | Power   | ı   | power supply for         | NO    |
|    |            | /GNDA    |              |         |     |                          |       |
| 6  | VPPOTP     | VPPOTP   | Analog Power | Power   | ı   | OTP power supply         | NO    |
|    |            | /GNDA    |              |         |     |                          |       |
| 45 | VCC1       | VCC1     |              | Power   | I/O | buck1 dc-dc power        | NO    |
|    |            | /GND1    |              |         |     | supply                   |       |
| 44 | VCC1       | VCC1     |              | Power   | I/O | buck1 dc-dc power        | NO    |
|    |            | /GND1    |              |         |     | supply                   |       |
| 43 | SW1        | VCC1     |              | Power   | I/O | buck1 dc-dc switch       | PD    |
|    |            | /GND1    |              |         |     | output                   |       |
| 42 | SW1        | VCC1     | BUCK1        |         |     |                          |       |
|    |            | /GND1    |              |         |     |                          |       |
| 41 | GND1       | VCC1     |              | Power   | Gnd | buck1 dc-dc switch       | NO    |
|    |            | /GND1    |              |         |     | ground                   |       |
| 40 | GND1       | VCC1     |              |         |     |                          |       |
|    |            | /GND1    |              |         |     |                          |       |
| 39 | VFB1       | VCC1     |              | Analog  | I   | buck1 dc-dc switch       | PD    |
|    |            | /REFGND  |              |         |     | feedback voltage         |       |
|    | VCC2       | VCC2     | BUCK2        | Power   | I   | buck2 dc-dc power        | NO    |
| 23 |            | /GND2    |              |         |     | supply                   |       |



|    |      |         |           | 1      | •   |                    | •  |
|----|------|---------|-----------|--------|-----|--------------------|----|
|    | VCC2 | VCC2    |           | Power  | 1   | buck2 dc-dc power  | NO |
| 24 |      | /GND2   |           |        |     | supply             |    |
| 25 | SW2  | VCC2    |           | Power  | I/O | buck2 dc-dc switch | PD |
|    |      | /GND2   |           |        |     | output             |    |
|    | SW2  | VCC2    |           | Power  | I/O | buck2 dc-dc switch | PD |
| 26 |      | /GND2   |           |        |     | output             |    |
|    | GND2 | VCC2    |           | Power  | Gnd | buck2 dc-dc switch | NO |
| 27 |      | /GND2   |           |        |     | ground             |    |
|    | GND2 | VCC2    |           | Power  | Gnd | buck2 dc-dc switch | NO |
| 28 |      | /GND2   |           |        |     | ground             |    |
|    | VFB2 | VCC2    |           | Analog | I   | buck2 dc-dc switch | PD |
| 29 |      | /REFGND |           |        |     | feedback voltage   |    |
|    | VCC3 | VCC3    |           | Power  | I   | buck3 dc-dc power  | NO |
| 59 |      | /GND3   |           |        |     | supply             |    |
|    | SW3  | VCC3    |           | Power  | I/O | buck3 dc-dc switch | PD |
| 58 |      | /GND3   | 5         |        |     | output             |    |
|    | GND3 | VCC3    | BUCK3     | Power  | Gnd | buck3 dc-dc switch | NO |
| 57 |      | /GND3   |           |        |     | ground             |    |
|    | VFB3 | VCC3    |           | Analog | I   | buck3 dc-dc switch | PD |
| 56 |      | /REFGND |           |        |     | feedback voltage   |    |
|    | VCC4 | VCC4    |           | Power  | I   | buck4 dc-dc power  | NO |
| 60 |      | /GND4   |           |        |     | supply             |    |
|    | SW4  | VCC4    |           | Power  | I/O | buck4 dc-dc switch | PD |
| 61 |      | /GND4   | <b>5</b>  |        |     | output             |    |
|    | GND4 | VCC4    | BUCK4     | Power  | Gnd | buck4 dc-dc switch | NO |
| 62 |      | /GND4   |           |        |     | ground             |    |
|    | VFB4 | VCC4    |           | Analog | ı   | buck4 dc-dc switch | PD |
| 63 |      | /REFGND |           |        |     | feedback voltage   |    |
|    | NC   |         |           |        |     |                    |    |
| 47 |      |         |           |        |     |                    |    |
|    | GND5 | VCCA    |           | Power  | Gnd | ground             | NO |
| 46 |      | /GND5   |           |        |     |                    |    |
|    | NC   |         |           |        |     |                    |    |
| 48 |      |         |           |        |     |                    |    |
|    | VCC6 | VCC6    |           | Power  | I   | LDO1,LDO2 power    | NO |
| 32 |      | /AGND   |           |        |     | supply             |    |
| 4  | VCC7 | VCC7    | LDO 1~8,  | Power  | I   | LDO3,LDO7 power    | NO |
|    |      | /AGND   | SWITCH1,2 |        |     | supply             |    |
| 8  | VCC8 | VCC8    |           | Power  | I   | SWITCH1 power      | NO |
|    |      | /AGND   |           |        |     | supply             |    |



|    | VCC9      | VCC9   |                | Power   | ı   | LDO4,LDO5 power            | NO        |
|----|-----------|--------|----------------|---------|-----|----------------------------|-----------|
| 13 | V 3 3 5   | /AGND  |                | 1 01101 |     | supply                     | 110       |
| 1  | VCC10     | VCC11  |                | Power   | ı   | LDO6 power supply          | NO        |
| '  | V0010     | /AGND  |                | 1 OWEI  | '   | LDO0 power suppry          | 110       |
|    | VCC11     | VCC11  |                | Power   | ı   | LDO8 power supply          | NO        |
| 16 | V0011     | /AGND  |                | 1 OWC1  | '   | LDOO power suppry          | 140       |
|    | VCC12     | VCC12  |                | Power   | ı   | SWITCH2 power              | NO        |
| 10 | V0012     | /AGND  |                | 1 01101 |     | supply                     | 140       |
|    | VLDO1     | VCC7   |                | Power   | 0   | LDO1 regulator output      | PD        |
| 31 | V2501     | /AGND  |                | 1 01101 |     | 2201 Togulator output      | , 5       |
| -  | VLDO2     | VCC7   |                | Power   | 0   | LDO2 regulator output      | PD        |
| 33 | V2502     | /AGND  |                | 1 01101 |     | 2002 regulator output      | , 5       |
| 3  | VLDO3     | VCC8   |                | Power   | 0   | LDO3 regulator output      | PD        |
|    | . 2500    | /AGND  |                | . 0,701 |     | 50 109010101010101         | . 5       |
|    | VLDO4     | VCC9   |                | Power   | 0   | LDO4 regulator output      | PD        |
| 12 |           | /AGND  |                |         |     |                            |           |
|    | VLDO5     | VCC10  |                | Power   | 0   | LDO5 regulator output      | PD        |
| 14 |           | /AGND  |                |         |     |                            |           |
| 2  | VLDO6     | VCC9   |                | Power   | 0   | LDO6 regulator output      | PD        |
|    |           | /AGND  |                |         |     |                            |           |
| 5  | VLDO7     | VCC1   |                | Power   | 0   | LDO7 regulator output      | PD        |
|    |           | 1/AGND |                |         |     |                            |           |
|    | VLDO8     | VCC11  |                | Power   | 0   | LDO8 regulator output      | PD        |
| 15 |           | /AGND  |                |         |     |                            |           |
| 7  | VSWOUT1   | VCC8   |                | Power   | 0   | Switch 1 output            | PD        |
|    |           | /AGND  |                |         |     |                            |           |
|    | VSWOUT2   | VCC12  |                | Power   | 0   | Switch 2 output            | PD        |
| 11 |           | /AGND  |                |         |     |                            |           |
|    | AGND      | POWER  | Analog ground  | Power   | Gnd | Analog ground              | NO        |
| 30 |           | PAD    |                |         |     |                            |           |
|    | VLDOA     | POWER  | LDOA           | Power   | I/O | supply for internal analog | NO        |
| 35 |           | PAD    |                |         |     | circuit                    |           |
|    | DGND      | POWER  | Digital ground | Power   | Gnd | Digital ground             | NO        |
| 38 |           | PAD    |                |         |     |                            |           |
|    | VDDIO     | VDDIO  |                | Power   | I/O | Digital I/O power supply   | NO        |
| 17 |           | /DGND  |                |         |     |                            |           |
|    | SLEEP     | VDDIO  |                | Digital | I   | Active-Sleep state         | NO        |
| 50 |           | /DGND  | Ю              |         |     | transition control signal  |           |
|    | NRESPWRON | VDDIO  |                | Digital | I/O | Power off reset for AP/    | PD in     |
| 20 |           | /DGND  |                |         |     | External reset digital     | power-off |
|    |           |        |                |         |     | core(excludes RTC)         | state     |



# Power Management System

|    | INT    | VDDIO  |   | Digital | 0   | Interrupt flag (polarity   | Program |
|----|--------|--------|---|---------|-----|----------------------------|---------|
| 49 |        | /DGND  |   |         |     | is I2C programmable,       | mable   |
|    |        |        |   |         |     | default active high)       | PU/PD   |
|    | PWRON  | VCCRTC |   | Digital | I   | External switch-on         | NO      |
| 51 |        | /DGND  | Ю |         |     | control signal(ON button)  |         |
|    | SDA    | VDDIO  |   | Digital | I/O | I2C data signal            | NO      |
| 18 |        | /DGND  |   |         |     |                            |         |
|    | SCL    | VDDIO  |   | Digital | I/O | I2C clock signal           | NO      |
| 19 |        | /DGND  |   |         |     |                            |         |
|    | воото  | VCCRTC |   | Digital | I   | Power-up sequence          | NO      |
| 52 |        | /DGND  |   |         |     | selection                  |         |
|    | BOOT1  | VCCRTC |   | Digital | I   | Power-up sequence          | NO      |
| 53 |        | /DGND  |   |         |     | selection                  |         |
|    | EXT_EN | VCCRTC |   | Digital | 0   | Output enable for          | PD      |
| 55 |        | /DGND  |   |         |     | external BUCK in           |         |
|    |        |        |   |         |     | two-battery-cells          |         |
|    |        |        |   |         |     | application                |         |
|    | DVS1   | VDDIO  |   | Digital | I   | BUCK1 DVS voltage          | NO      |
| 22 |        | /DGND  |   |         |     | /normal voltage transition |         |
|    |        |        |   |         |     | control signal(polarity is |         |
|    |        |        | Ю |         |     | I2C programmable,          |         |
|    |        |        |   |         |     | default active high)       |         |
|    | DVS2   | VDDIO  |   | Digital | 1   | BUCK2 DVS voltage          | NO      |
| 21 |        | /DGND  |   |         |     | /normal voltage transition |         |
|    |        |        |   |         |     | control signal(polarity is |         |
|    |        |        |   |         |     | I2C programmable, default  |         |
|    |        |        |   |         |     | active high)               |         |
|    | DVSOK  | VDDIO  |   | Digital | 0   | BUCK1 and BUCK2 power      | PD      |
| 54 |        | /DGND  |   |         |     | good flag after dynamic    |         |
|    |        |        |   |         |     | voltage setting            |         |
|    | VDC    | VDC    |   | Digital | I   | Adapter voltage detect     | NO      |
| 34 |        | /AGND  |   |         |     | input                      |         |



# **14 APPLICATION NOTE**

No information here.

# 15 REGISTER DEFINITION

# 15.1 REGISTER SUMMARY

| HEX     | ACTION/            | R/W | DEFAULT/ |
|---------|--------------------|-----|----------|
| ADDRESS | DESCRIPTION        |     | RESET    |
|         | RTC REGISTERS      |     |          |
| 00      | SECONDS REG        | RW  | 00       |
| 01      | MINUTES REG        | RW  | 50       |
| 02      | HOURS REG          | RW  | 08       |
| 03      | DAYS_REG           | RW  | 21       |
| 04      | MONTHS_REG         | RW  | 01       |
| 05      | YEARS_REG          | RW  | 13       |
| 06      | WEEKS_REG          | RW  | 01       |
| 08      | ALARM_SECONDS_REG  | RW  | 00       |
| 09      | ALARM_MINUTES REG  | RW  | 00       |
| 0A      | ALARM_HOURS REG    | RW  | 00       |
| 0B      | ALARM_DAYS_REG     | RW  | 01       |
| 0C      | ALARM_MONTHS_REG   | RW  | 01       |
| 0D      | ALARM_YEARS_REG    | RW  | 00       |
| 10      | RTC_CTRL_REG       | RW  | 00       |
| 11      | RTC_STATUS_REG     | RW  | 82       |
| 12      | RTC_INT_REG        | RW  | 00       |
| 13      | RTC_COMP_LSB_REG   | RW  | 00       |
| 14      | RTC_COMP_MSB_REG   | RW  | 00       |
|         | RESERVED REGISTERS |     |          |
| 0E      | RESERVED           | RW  | 00       |
| 0F      | RESERVED           | RW  | 00       |
| 15      | RESERVED           | RW  | 00       |
| 16      | RESERVED           | RW  | 00       |
| 17      | RESERVED           | RW  | 00       |
| 18      | RESERVED           | RW  | 00       |
|         | MISC REGISTERS     |     |          |
| 20      | CLK32KOUT_REG      | RW  | 00       |



# Power Management System

| 21 | VB_MON_REG                         | RW    | 06   |
|----|------------------------------------|-------|------|
| 22 | THERMAL_REG                        | RW    | 00   |
|    | POWER CHANNEL CONTROL/MONITOR REGI | STERS |      |
| 23 | DCDC_EN_REG                        | RW    | boot |
| 24 | LDO_EN_REG                         | RW    | boot |
| 25 | SLEEP_SET_OFF_REG1                 | RW    | 00   |
| 26 | SLEEP_SET_OFF_REG2                 | RW    | 00   |
| 27 | DCDC_UV_STS_REG                    | RO    | 00   |
| 28 | DCDC_UV_ACT_REG                    | RW    | 1F   |
| 29 | LDO_UV_STS_REG                     | RO    | 00   |
| 2A | LDO_UV_ACT_REG                     | RW    | FF   |
| 2B | DCDC_PG_REG                        | RO    | 00   |
| 2C | LDO_PG_REG                         | RO    | 00   |
| 2D | VOUT_MON_TDB_REG                   | RW    | 02   |
|    | POWER CHANNEL CONFIGIGRATION REGIS | TERS  |      |
| 2E | BUCK1_CONFIG_REG                   | RW    | 01   |
| 2F | BUCK1_ON_VSEL                      | RW    | boot |
| 30 | BUCK1_SLP_VSEL                     | RW    | 00   |
| 31 | BUCK1_DVS_VSEL                     | RW    | 00   |
| 32 | BUCK2_CONFIG_REG                   | RW    | 01   |
| 33 | BUCK2_ON_VSEL                      | RW    | boot |
| 34 | BUCK2_SLP_VSEL                     | RW    | 00   |
| 35 | BUCK2_DVS_VSEL                     | RW    | 00   |
| 36 | BUCK3_CONFIG_REG                   | RW    | 01   |
| 37 | BUCK4_CONFIG_REG                   | RW    | 00   |
| 38 | BUCK4_ON_VSEL                      | RW    | boot |
| 39 | BUCK4_SLP_VSEL_REG                 | RW    | 00   |
| 90 | DCDC_ILMAX_REG                     | RW    | 00   |
| 3B | LDO1_ON_VSEL_REG                   | RW    | boot |
| 3C | LDO1_SLP_VSEL_REG                  | RW    | 00   |
| 3D | LDO2_ON_VSEL_REG                   | RW    | boot |
| 3E | LDO2_SLP_VSEL_REG                  | RW    | 00   |
| 3F | LDO3_ON_VSEL_REG                   | RW    | boot |
| 40 | LDO3_SLP_VSEL_REG                  | RW    | 00   |
| 41 | LDO4_ON_VSEL_REG                   | RW    | boot |
| 42 | LDO4_SLP_VSEL_REG                  | RW    | 00   |
| 43 | LDO5_ON_VSEL_REG                   | RW    | boot |
| 44 | LDO5_SLP_VSEL_REG                  | RW    | 00   |
| 45 | LDO6_ON_VSEL_REG                   | RW    | boot |
| 46 | LDO6_SLP_VSEL_REG                  | RW    | 00   |



# Power Management System

| 47 | LDO7_ON_VSEL_REG    | RW | boot |  |  |  |  |  |  |  |  |
|----|---------------------|----|------|--|--|--|--|--|--|--|--|
| 48 | LDO7_SLP_VSEL_REG   | RW | 00   |  |  |  |  |  |  |  |  |
| 49 | LDO8_ON_VSEL_REG    | RW | boot |  |  |  |  |  |  |  |  |
| 4A | LDO8_SLP_VSEL_REG   | RW | 00   |  |  |  |  |  |  |  |  |
| 4B | DEVCTRL_REG         | RW | 00   |  |  |  |  |  |  |  |  |
|    | INTERRUPT REGISTERS |    |      |  |  |  |  |  |  |  |  |
| 4C | INT_STS_REG1        | RW | 00   |  |  |  |  |  |  |  |  |
| 4D | INT_STS_MSK_REG1    | RW | 00   |  |  |  |  |  |  |  |  |
| 4E | INT_STS_REG2        | RW | 00   |  |  |  |  |  |  |  |  |
| 4F | INT_STS_MSK_REG2    | RW | 00   |  |  |  |  |  |  |  |  |
| 50 | IO_POL_REG          | RW | 06   |  |  |  |  |  |  |  |  |

**NOTE:** Address 51h through 97h are for OTP registers. Customer's accessibility to those addresses is not allowed.

#### 15.2 REGISTER DESCRIPTION

# **15.2.1 RTC REGISTERS**

# 15.2.1.1 SECONDS\_REG: RTC SECOND Register

| Address: 00H | Type: RW |      |      |      |      |      |      |      |
|--------------|----------|------|------|------|------|------|------|------|
| Bit          | Bit7     | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
| SYMBOL       | RESV     |      | SEC1 | SEC0 |      |      |      |      |
| Default      | 0        | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

#### **Description**

Bit 7 Reserved

Bit 6-4 Set the second digit of the RTC seconds (0-5) Bit 3-0 Set the first digit of the RTC seconds (0-9)

Note BCD coding from 00 - 59

# 15.2.1.2 MINUTES\_REG: RTC MINUTE Register

| Address: 01 | Type: RW |      |      |      |      |      |      |      |
|-------------|----------|------|------|------|------|------|------|------|
| Bit         | Bit7     | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
| SYMBOL      | RESV     |      | MIN1 |      | MINO |      |      |      |
| Default     | 0        | 1    | 0    | 1    | 0    | 0    | 0    | 0    |

#### **Description**

Bit 7 Reserved



Bit 6-4 Set the second digit of the RTC minutes

Bit 3-0 Set the first digit of the RTC minutes

Note BCD coding from 00 - 59

# 15.2.1.3 HOURS\_REG: RTC HOUR Register

| Address: 02H |       |      |      | Type: R | W     |      |      |      |
|--------------|-------|------|------|---------|-------|------|------|------|
| Bit          | Bit7  | Bit6 | Bit5 | Bit4    | Bit3  | Bit2 | Bit1 | Bit0 |
| SYMBOL       | PM/AM | RESV | НО   | JR1     | HOUR0 |      |      |      |
| Default      | 0     | 0    | 0    | 0       | 1     | 0    | 0    | 0    |

#### **Description**

Bit 7 Set PM or AM: Only used in PM-AM mode, 1: PM. 0:AM.

Bit 6 Reserved

Bit 5-4 Set the second digit of the RTC hours
Bit 3-0 Set the first digit of the RTC hours
Note HOUR1/0 BCD coding from 0-11/23

#### 15.2.1.4 DAYS\_REG: RTC DAY Register

| Address: 03H |      |      |      | Type: R\ | N    |      |      |      |
|--------------|------|------|------|----------|------|------|------|------|
| Bit          | Bit7 | Bit6 | Bit5 | Bit4     | Bit3 | Bit2 | Bit1 | Bit0 |
| SYMBOL       | RESV | RESV | DA   | ·Υ1      | DAY0 |      |      |      |
| Default      | 0    | 0    | 1    | 0        | 0    | 0    | 0    | 1    |

#### **Description**

Bit 7-6 Reserved

Bit 5-4 Set the second digit of the RTC days
Bit 3-0 Set the first digit of the RTC days
Note BCD coding from 01 - 28/29/30/31

# 15.2.1.5 MONTHS\_REG: RTC MONTH Register

| Address: 04H |      |      |      | Type: RW |        |      |      |      |
|--------------|------|------|------|----------|--------|------|------|------|
| Bit          | Bit7 | Bit6 | Bit5 | Bit4     | Bit3   | Bit2 | Bit1 | Bit0 |
| SYMBOL       | RESV | RESV | RESV | MONTH1   | MONTH0 |      |      |      |
| Default      | 0    | 0    | 0    | 0        | 0      | 0    | 0    | 1    |

#### **Description**

Bit 7-5 Reserved

Bit 4 Set the second digit of the RTC months Bit 3-0 Set the first digit of the RTC months



Note BCD coding from 01 - 12

# 15.2.1.6 YEARS\_REG: RTC YEAR Register

| Address: 05H |      |      |      | Type: R\ | N     |      |      |      |
|--------------|------|------|------|----------|-------|------|------|------|
| Bit          | Bit7 | Bit6 | Bit5 | Bit4     | Bit3  | Bit2 | Bit1 | Bit0 |
| SYMBOL       |      | YEA  | AR1  |          | YEAR0 |      |      |      |
| Default      | 0    | 0    | 0    | 1        | 0     | 0    | 1    | 1    |

#### **Description**

Bit 7-5 Set the second digit of the RTC years

Bit 3-0 Set the first digit of the RTC years

Note BCD coding from 00 - 99

## 15.2.1.7 WEEKS\_REG: RTC WEEK Register

| Address: 06H |      |      |      | Type: RW |      |      |      |      |
|--------------|------|------|------|----------|------|------|------|------|
| Bit          | Bit7 | Bit6 | Bit5 | Bit4     | Bit3 | Bit2 | Bit1 | Bit0 |
| SYMBOL       | RESV | RESV | RESV | RESV     | RESV | WEEK |      |      |
| Default      | 0    | 0    | 0    | 0        | 0    | 0    | 0    | 1    |

#### **Description**

Bit 7-3 Reserved

Bit 2-0 Set the RTC weeks

Note BCD coding from 1 - 7

# 15.2.1.8 ALARM\_SECONDS\_REG: RTC ALARM SECOND Register

| Address: 08H |      |      | Type: RW |      |            |      |      |      |
|--------------|------|------|----------|------|------------|------|------|------|
| Bit          | Bit7 | Bit6 | Bit5     | Bit4 | Bit3       | Bit2 | Bit1 | Bit0 |
| SYMBOL       | RESV | Al   | _ARM_SE  | C1   | ALARM_SEC0 |      |      |      |
| Default      | 0    | 0    | 0        | 0    | 0          | 0    | 0    | 0    |

#### **Description**

Bit 7 Reserved

Bit 6-4 Set the second digit of the RTC alarm seconds Bit 3-0 Set the first digit of the RTC alarm seconds

Note BCD coding from 00 - 59



#### 15.2.1.9 ALARM\_MINUTES\_REG: RTC ALARM MINUTE Register

| Address: 09H |      |      |          | Type: R\   | N          |      |      |      |  |
|--------------|------|------|----------|------------|------------|------|------|------|--|
| Bit          | Bit7 | Bit6 | Bit5     | Bit4       | Bit3       | Bit2 | Bit1 | Bit0 |  |
| SYMBOL       | RESV | А    | LARM_MIN | <b>N</b> 1 | ALARM_MIN0 |      |      |      |  |
| Default      | 0    | 0    | 0        | 0          | 0          | 0    | 0    | 0    |  |

#### **Description**

Bit 7 Reserved

Bit 6-4 Set the second digit of the RTC alarm minutes Bit 3-0 Set the first digit of the RTC alarm minutes

Note BCD coding from 00 - 59

### 15.2.1.10 ALARM\_HOURS\_REG: RTC ALARM HOUR Register

| Address: 0AH |         |             |      |        | Type: RW |             |      |      |      |  |
|--------------|---------|-------------|------|--------|----------|-------------|------|------|------|--|
|              | Bit     | Bit7        | Bit6 | Bit5   | Bit4     | Bit3        | Bit2 | Bit1 | Bit0 |  |
|              | SYMBOL  | ALARM_PM_AM | RESV | ALARM_ | _HOUR1   | ALARM_HOUR0 |      |      |      |  |
|              | Default | 0           | 0    | 0      | 0        | 0           | 0    | 0    | 0    |  |

#### **Description**

Bit 7 Set PM or AM: Only used in PM-AM mode, 1: PM. 0:AM.

Bit 6 Reserved

Bit 5-4 Set the second digit of the RTC alarm hours
Bit 3-0 Set the first digit of the RTC alarm hours
Note HOUR1/0 BCD coding from 0-11/23

## 15.2.1.11 ALARM\_DAYS\_REG: RTC ALARM DAY Register

| Address: 0BH |      |      |       | Type: R\ | N    |        |      |      |
|--------------|------|------|-------|----------|------|--------|------|------|
| Bit          | Bit7 | Bit6 | Bit5  | Bit4     | Bit3 | Bit2   | Bit1 | Bit0 |
| SYMBOL       | RESV | RESV | ALARM | 1_DAY1   |      | ALARM_ | DAY0 |      |
| Default      | 0    | 0    | 0     | 0        | 0    | 0      | 0    | 1    |

#### **Description**

Bit 7-6 Reserved



Bit 5-4 Set the second digit of the RTC alarm days
Bit 3-0 Set the first digit of the RTC alarm days
Note BCD coding from 01 - 28/29/30/31

# 15.2.1.12 ALARM\_MONTHS\_REG: RTC ALARM MONTH Register

| Address: 0CH |      |      |      | Type: RW         |      |         |        |      |
|--------------|------|------|------|------------------|------|---------|--------|------|
| Bit          | Bit7 | Bit6 | Bit5 | Bit4             | Bit3 | Bit2    | Bit1   | Bit0 |
| SYMBOL       | RESV | RESV | RESV | ALARM_<br>MONTH1 |      | ALARM_N | MONTH0 |      |
| Default      | 0    | 0    | 0    | 0                | 0    | 0       | 0      | 1    |

#### **Description**

Bit 7-5 Reserved

Bit 4 Set the second digit of the RTC alarm months Bit 3-0 Set the first digit of the RTC alarm months

Note BCD coding from 01 - 12

# 15.2.1.13 ALARM\_YEARS\_REG: RTC ALARM YEAR Register

| Address: 0DH |      |       |        | Type: F | RW          |      |      |      |
|--------------|------|-------|--------|---------|-------------|------|------|------|
| Bit          | Bit7 | Bit6  | Bit5   | Bit4    | Bit3        | Bit2 | Bit1 | Bit0 |
| SYMBOL       |      | ALARM | _YEAR1 |         | ALARM_YEAR0 |      |      |      |
| Default      | 0    | 0     | 0      | 0       | 0           | 0    | 0    | 0    |

#### **Description**

Bit 7-4 Set the second digit of the RTC alarm years Bit 3-0 Set the first digit of the RTC alarm years

Note BCD coding from 00 - 99

# 15.2.1.14 RTC\_CTRL\_REG: RTC Control Register

| Address | ress: 10H |        |         | Type: RW |       |       |            |       |  |
|---------|-----------|--------|---------|----------|-------|-------|------------|-------|--|
| Bit     | Bit7      | Bit6   | Bit5    | Bit4     | Bit3  | Bit2  | Bit1       | Bit0  |  |
| SYMBOL  | RTC_READ  | GET_TI | SET_32_ | TEST_M   | AMPM_ | AUTO_ | ROUND_30S  | STOP_ |  |
|         | SEL       | ME     | COUNTER | ODE      | MODE  | COMP  | (Auto Clr) | RTC   |  |
| Default | 0         | 0      | 0       | 0        | 0     | 0     | 0          | 0     |  |



|       | Description                                                                   |
|-------|-------------------------------------------------------------------------------|
| Bit 7 | RTC_READSEL: 0: Read access directly to dynamic registers.                    |
|       | 1: Read access to static shadowed registers                                   |
| Bit 6 | GET_TIME: Rising transition of this register transfers dynamic registers into |
|       | static shadowed registers.                                                    |
| Bit 5 | SET_32_COUNTER: 1: set the 32-kHz counter with COMP_REG value. It must        |
|       | only be used when the RTC is frozen.                                          |
| Bit 4 | TEST_MODE: 1: test mode (Auto compensation is enable when the 32kHz           |
|       | counter reaches at its end)                                                   |
| Bit 3 | AMPM_MODE: 0: 24 hours mode.                                                  |
|       | 1: 12 hours mode (PM-AM mode)                                                 |
| Bit 2 | AUTO_COMP: 0: No auto compensation RW0.                                       |
|       | 1: Auto compensation enabled                                                  |
| Bit 1 | ROUND_30S: 1: When 1 is written, the time is rounded to the closest           |
|       | minute in next second. self cleared after rounding                            |
| Bit 0 | STOP_RTC: 1: RTC is frozen.                                                   |
|       | 0: RTC is running.                                                            |
|       | RTC_time can only be changed during RTC frozen                                |

# 15.2.1.15 RTC\_STATUS\_REG: RTC Status Register

| Addre   | ess: 11H                  |                           |                           | Type: RW                  |                           |                           |             |      |
|---------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|-------------|------|
| Bit     | Bit7                      | Bit6                      | Bit5                      | Bit4                      | Bit3                      | Bit2                      | Bit1        | Bit0 |
| SYMBOL  | POWER_UP<br>(Write 1 Clr) | ALARM<br>(Write 1<br>Clr) | EVENT_1D<br>(Write 1 Clr) | EVENT_1H<br>(Write 1 Clr) | EVENT_1M<br>(Write 1 Clr) | EVENT_1S<br>(Write 1 Clr) | RUN<br>(RO) | RESV |
| Default | 1                         | 0                         | 0                         | 0                         | 0                         | 0                         | 1           | 0    |

#### **Description**

|       | Bescription                                                                    |
|-------|--------------------------------------------------------------------------------|
| Bit 7 | POWER_UP: POWER_UP is set by a reset, is cleared by writing one in this        |
|       | bit.                                                                           |
| Bit 6 | ALARM: Indicates that an alarm interrupt has been generated (bit clear by      |
|       | writing 1) The alarm interrupt keeps its low level, until the micro-controller |
|       | writes 1 in the ALARM bit of the RTC_STATUS register. The timer interrupt is a |
|       | low-level pulse (15 µs duration).                                              |
| Bit 5 | EVENT_1D: One day has occurred                                                 |
| Bit 4 | EVENT_1H: One hour has occurred                                                |
| Bit 3 | EVENT_1M: One minute has occurred                                              |
| Bit 2 | EVENT_1S :One secondr has occurred                                             |
| Bit 1 | RUN: 0, RTC is frozen. 1, RTC is running. This bit shows the real state of the |
|       | RTC                                                                            |



Bit 0 RESEVERED

## 15.2.1.16 RTC\_INT\_REG: RTC Interrupt Register

| Addres  | ss: 12H |      |      | Type: RW   |           |           |      |      |
|---------|---------|------|------|------------|-----------|-----------|------|------|
| Bit     | Bit7    | Bit6 | Bit5 | Bit4       | Bit3      | Bit2      | Bit1 | Bit0 |
| SYMBOL  | RESV    | RESV | RESV | INT_SLEEP_ | INT_ALARM | INT_TIMER | EVE  | RY   |
|         |         |      |      | MASK_EN    | _EN       | _EN       |      |      |
| Default | 0       | 0    | 0    | 0          | 0         | 0         | 0    | 0    |

#### **Description**

Bit 7-5 RESEVERED

Bit 4 INT\_SLEEP\_MASK\_EN:

1: Mask periodic interrupt while the device is in SLEEP mode

0: Normal mode, no interrupt masked.

Bit 3 INT\_ALARM\_EN: Enable one interrupt when the alarm value is reached

1: Enable

0: Disable

Bit 2 INT\_TIMER\_EN:Enable periodic interrupt

1:Enable

0:Disable

Bit 1-0 EVERY: 00: every second 01: every minute 10: every hour 11: every

day

#### 15.2.1.17 RTC\_COMP\_LSB\_REG: RTC Comensation LSB Register

| Address: 13H | 1    |              |      | Type: RV | N    |      |      |      |
|--------------|------|--------------|------|----------|------|------|------|------|
| Bit          | Bit7 | Bit6         | Bit5 | Bit4     | Bit3 | Bit2 | Bit1 | Bit0 |
| SYMBOL       |      | RTC_COMP_LSB |      |          |      |      |      |      |
| Default      | 0    | 0            | 0    | 0        | 0    | 0    | 0    | 0    |

#### **Description**

Bit7-0 This register contains the number of 32-kHz periods to be added into the 32KHz counter every hour [LSB]

# 15.2.1.18 RTC\_COMP\_MSB\_REG: RTC Compensation MSB Register

| Address: 14H Type: RW |
|-----------------------|
|-----------------------|



# Power Management System

| Bit     | Bit7 | Bit6         | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |  |
|---------|------|--------------|------|------|------|------|------|------|--|
| SYMBOL  |      | RTC_COMP_MSB |      |      |      |      |      |      |  |
| Default | 0    | 0            | 0    | 0    | 0    | 0    | 0    | 0    |  |

#### **Description**

Bit7-0 This register contains the number of 32-kHz periods to be added into the 32KHz counter every hour [MSB]

#### 15.2.2 MISC REGISTERS

# 15.2.2.1 CLK32KOUT\_REG: RTC Compensation MSB Register

| Address: 20H |      |      |      | Type:   | RW   |      |      |                   |
|--------------|------|------|------|---------|------|------|------|-------------------|
| Bit          | Bit7 | Bit6 | Bit5 | Bit4    | Bit3 | Bit2 | Bit1 | Bit0              |
| SYMBOL       |      |      | RI   | ESERVEI | )    |      |      | CLK32KOUT2<br>_EN |
| Default      | 0    | 0    | 0    | 0       | 0    | 0    | 0    | 0                 |

# **Description**

Bit 7-1 Reserved

Bit 0 CLK32KOUT2 EN:

- 1. CLK32KOUT2 output is enabled
- 0. CLK32KOUT2 output is disabled

# 15.2.2.2 VB\_MON\_REG: Battery Voltage Monitor Register

| Address: | 21H     |         |        | Type: RW      |        |      |           |      |  |
|----------|---------|---------|--------|---------------|--------|------|-----------|------|--|
| Bit      | Bit7    | Bit6    | Bit5   | Bit4          | Bit3   | Bit2 | Bit1      | Bit0 |  |
| SYMBOL   | PLUG_OU | PLUG_IN | VB_UV_ | VP IO         | VB_LO_ |      |           |      |  |
|          | T_STS   | _STS    | STS    | VB_LO_<br>ACT | STS    | VE   | VB_LO_SEL |      |  |
|          | (RO)    | (RO)    | (RO)   | ACT           | (RO)   |      |           |      |  |
| Default  | 0       | 0       | 0      | 0             | 0      | 1    | 1         | 0    |  |

#### **Description**

Bit 7 PLUG\_OUT\_STS: charger plug-out event occurs(DC PIN voltage <3.5V)

0: no charger plug out1: charger pluged outThis bit is read only

Bit 6 PLUG\_IN\_STS: charger plug-in event occurs(DC PIN voltage >3.8V)

0: no charger plug in







1: charger pluged in

This bit is read only

Bit 5 VB\_UV\_STS: Battery under voltage lockout status(shut down system if the

bit=1)

This bit is read only

Bit 4 VB LO ACT: VBAT low action

0: shut down system

1: insert interrupt

Bit 3 VB\_LO\_STS: Battery low voltage status

0: VBAT>VB\_LO\_SEL1: VBAT<VB\_LO\_SEL</li>This bit is read only

Bit 2-0 VB\_LO\_SEL: Battery low voltage threshold

 $000 \sim 111$ : 2.8V $\sim 3.5$ V, step=100mV

#### 15.2.2.3 THERMAL\_REG: Thermal Control Register

| Address: | 22H  |      |      | Type: RW     |             |      |                    |                 |  |
|----------|------|------|------|--------------|-------------|------|--------------------|-----------------|--|
| Bit      | Bit7 | Bit6 | Bit5 | Bit4         | Bit3        | Bit2 | Bit1               | Bit0            |  |
| SYMBOL   | RESV | RESV | RESV | TSD_T<br>EMP | HOTDIE_TEMP |      | HOTDIE_STS<br>(RO) | TSD_STS<br>(RO) |  |
| Default  | 0    | 0    | 0    | 0            | 0           | 0    | 0                  | 0               |  |

#### **Description**

Bit 7-5 Reserved

Bit 4 TSD\_TEMP: Thermal shutdown temperture threshold

0: 140°C; 1: 170°C

Bit 3-2 HOTDIE\_TEMP: Hot-die temperature threshold

00: 85°; 01: 95°; 10: 105°; 11: 115°

Bit 1 HOTDIE\_STS: Hot-die warning

This bit is read only bit.

Bit 0 TSD\_STS: Thermal shut down



# 15.2.3 POWER CHANNEL CONTROL/MONITOR REGISTERS

# 15.2.3.1 DCDC\_EN\_REG: DC-DC Converter Enable Register

| Address: 23H | Type: RW |       |       |      |       |       |       |       |
|--------------|----------|-------|-------|------|-------|-------|-------|-------|
| Bit          | Bit7     | Bit6  | Bit5  | Bit4 | Bit3  | Bit2  | Bit1  | Bit0  |
| SYMBOL       | RESV     | SWITC | SWITC | RESV | BUCK4 | BUCK3 | BUCK2 | BUCK1 |
|              | KESV     | H2_EN | H1_EN | KESV | _EN   | _EN   | _EN   | _EN   |
| Default      |          | Boot  |       |      |       |       |       |       |

#### **Description**

Bit 7 Reserved

Bit 6-5 SWITCH(n): SWITCH1 and SWITCH2 enable

1, Enable

0, Disable

The default value is set by boot.

Bit 4 Reserved

Bit 3-0 BUCK(n)\_EN: BUCKn enable

1, Enable

0, Disable

The default value is set by boot.

# 15.2.3.2 LDO\_EN\_REG: LDO Enable Register

| Address: 24H | Address: 24H |       |       |       |       |       |       |       |
|--------------|--------------|-------|-------|-------|-------|-------|-------|-------|
| Bit          | Bit7         | Bit6  | Bit5  | Bit4  | Bit3  | Bit2  | Bit1  | Bit0  |
| SYMBOL       | LDO8_        | LDO7_ | LDO6_ | LDO5_ | LDO4_ | LDO3_ | LDO2_ | LDO1_ |
|              | EN           | EN    | EN    | EN    | EN    | EN    | EN    | EN    |
| Default      |              | Boot  |       |       |       |       |       |       |

#### **Description**

Bit 7-0 LDOn: LDO(n) enable

1, Enable

0, Disable

The default value is set by boot.



# 15.2.3.3 SLEEP\_SET\_OFF\_REG1: Sleep set Off Register #1

| Address | s: 25H |          |          | Type: R\ | N        |          |          |        |
|---------|--------|----------|----------|----------|----------|----------|----------|--------|
| Bit     | Bit7   | Bit6     | Bit5     | Bit4     | Bit3     | Bit2     | Bit1     | Bit0   |
|         |        | SWITCH2_ | SWITCH1_ |          | BUCK4_S  | BUCK3_S  | BUCK2_S  | BUCK1_ |
| SYMBOL  | RESV   | SLP_SET_ | SLP_SET_ | RESV     | LP_SET_O | LP_SET_O | LP_SET_O | SLP_SE |
|         |        | OFF      | OFF      |          | FF       | FF       | FF       | T_OFF  |
| Default | 0      | 0        | 0        | 0        | 0        | 0        | 0        | 0      |

# **Description**

|       | 2656.                               |
|-------|-------------------------------------|
| Bit 7 | Reserved                            |
| Bit 6 | 1: Switch2 is set off in sleep mode |
|       | 0: Switch2 is enable in sleep mode  |
| Bit 5 | 1: Switch1 is set off in sleep mode |
|       | 0: Switch1 is enable in sleep mode  |
| Bit 4 | Reserved                            |
| Bit 3 | 1: Buck4 is set off in sleep mode   |
|       | 0: Buck4 is enable in sleep mode    |
| Bit 2 | 1: Buck3 is set off in sleep mode   |
|       | 0: Buck3 is enable in sleep mode    |
| Bit 1 | 1: Buck2 is set off in sleep mode   |
|       | 0: Buck2 is enable in sleep mode    |
| Bit 0 | 1: Buck1 is set off in sleep mode   |
|       | 0: Buck1 is enable in sleep mode    |

# 15.2.3.4 SLEEP\_SET\_OFF\_REG2 : Sleep set Off Register #2

| Address: 26H | 1       |         |         | Type: F | RW      |         |         |         |
|--------------|---------|---------|---------|---------|---------|---------|---------|---------|
| Bit          | Bit7    | Bit6    | Bit5    | Bit4    | Bit3    | Bit2    | Bit1    | Bit0    |
| SYMBOL       | LDO8_S  | LDO7_S  | LDO6_S  | LDO5_S  | LDO4_S  | LDO3_S  | LDO2_S  | LDO1_S  |
|              | LP_SET_ |
|              | OFF     |
| Default      | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       |

# **Description**

|       | 265                              |
|-------|----------------------------------|
| Bit 7 | 1: LDO8 is set off in sleep mode |
|       | 0: LDO8 is enable in sleep mode  |
| Bit 6 | 1: LDO7 is set off in sleep mode |
|       | 0: LDO7 is enable in sleep mode  |
| Bit 5 | 1: LDO6 is set off in sleep mode |
|       | 0: LDO6 is enable in sleep mode  |



| Bit 4 | 1: LDO5 is set off in sleep mode |
|-------|----------------------------------|
|       | 0: LDO5 is enable in sleep mode  |
| Bit 3 | 1: LDO4 is set off in sleep mode |
|       | 0: LDO4 is enable in sleep mode  |
| Bit 2 | 1: LDO3 is set off in sleep mode |
|       | 0: LDO3 is enable in sleep mode  |
| Bit 1 | 1: LDO2 is set off in sleep mode |
|       | 0: LDO2 is enable in sleep mode  |
| Bit 0 | 1: LDO1 is set off in sleep mode |
|       | 0: LDO1 is enable in sleep mode  |
|       |                                  |

# 15.2.3.5 DCDC\_UV\_STS\_REG: DC-DC Under Voltage Status Register

| Address | s: 27H |      |      | Type: R |        |        |        |        |
|---------|--------|------|------|---------|--------|--------|--------|--------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4    | Bit3   | Bit2   | Bit1   | Bit0   |
| SYMBOL  | RESV   | RESV | RESV | RESV    | BUCK4_ | BUCK3_ | BUCK2_ | BUCK1_ |
|         | KESV   | KESV | KESV | RESV    | UV_STS | UV_STS | UV_STS | UV_STS |
| Default | 0      | 0    | 0    | 0       | 0      | 0      | 0      | 0      |

# **Description**

| Bit 7-5 | Reserved                                                                                              |
|---------|-------------------------------------------------------------------------------------------------------|
| Bit 4   | Reserved                                                                                              |
| Bit 3   | BUCK4_UV_STS: BUCK4 under voltage flag. 1: Output voltage drop below 85% of nominal voltage 0: Normal |
| Bit 2   | BUCK3_UV_STS: BUCK3 under voltage flag. 1: Output voltage drop below 85% of nominal voltage 0: Normal |
| Bit 1   | BUCK2_UV_STS: BUCK2 under voltage flag. 1: Output voltage drop below 85% of nominal voltage 0: Normal |
| Bit 0   | BUCK1_UV_STS: BUCK1 under voltage flag. 1: Output voltage drop below 85% of nominal voltage 0: Normal |

# 15.2.3.6 DCDC\_UV\_ACT\_REG: DC-DC Under Voltage Action Register

| Address | s: 28H |      |      | Type: R |      |      |      |      |
|---------|--------|------|------|---------|------|------|------|------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4    | Bit3 | Bit2 | Bit1 | Bit0 |



# Power Management System

| SYMBOL  | RESV | RESV | RESV | RESV | BUCK4_<br>UV_ACT | BUCK3_<br>UV_ACT | BUCK2_<br>UV_ACT | BUCK1_<br>UV_ACT |
|---------|------|------|------|------|------------------|------------------|------------------|------------------|
| Default | 0    | 0    | 0    | 1    | 1                | 1                | 1                | 1                |

#### **Description**

Bit 7-5 Reserved

Bit 4 Reserved

Bit 3 BUCK4\_UV\_ACT: BUCK4 under voltage flag.

1: restart converter

0: No effect

Bit 2 BUCK3\_UV\_ACT: BUCK3 under voltage flag.

1: restart converter

0: No effect

Bit 1 BUCK2\_UV\_ACT: BUCK2 under voltage flag.

1: restart converter

0: No effect

Bit 0 BUCK1\_UV\_ACT: BUCK1 under voltage flag.

1: restart converter

0: No effect

# 15.2.3.7 LDO\_UV\_STS\_REG : LDO Under Voltage Status Register

| Addres  | s: 29H  |         |         | Type: R |         |        |        |        |
|---------|---------|---------|---------|---------|---------|--------|--------|--------|
| Bit     | Bit7    | Bit6    | Bit5    | Bit4    | Bit3    | Bit2   | Bit1   | Bit0   |
| SYMBOL  | LDO8_UV | LDO7_UV | LDO6_UV | LDO5_UV | LDO4_UV | LDO3_U | LDO2_U | LDO1_U |
|         | _STS    | _STS    | _STS    | _STS    | _STS    | V_STS  | V_STS  | V_STS  |
| Default | 0       | 0       | 0       | 0       | 0       | 0      | 0      | 0      |

#### **Description**

| Bit 7 | I DO8 | IJV           | STS  | I DO8 | under | voltage | flan |
|-------|-------|---------------|------|-------|-------|---------|------|
| טונ / | LDOO  | $\cup$ $\vee$ | JIJ. |       | unuci | voitage | Hau. |

1, Output voltage drop below 85% of nominal voltage

0, Normal

Bit 6 LDO7\_UV\_STS: LDO7 under voltage flag.

1, Output voltage drop below 85% of nominal voltage

0, Normal

Bit 5 LDO6\_UV\_STS: LDO6 under voltage flag.

1, Output voltage drop below 85% of nominal voltage

0, Normal

Bit 4 LDO5\_UV\_STS: LDO5 under voltage flag.

1, Output voltage drop below 85% of nominal voltage

0, Normal

Bit 3 LDO4\_UV\_STS: LDO4 under voltage flag.



| 1, Output voltage drop below 85% of nominal voltage | 1, | I voltag | nominal | of | 85% | below | drop | voltage | Output | 1, |
|-----------------------------------------------------|----|----------|---------|----|-----|-------|------|---------|--------|----|
|-----------------------------------------------------|----|----------|---------|----|-----|-------|------|---------|--------|----|

0, Normal

Bit 2 LDO3\_UV\_STS: LDO3 under voltage flag.

1, Output voltage drop below 85% of nominal voltage

0, Normal

Bit 1 LDO2 UV STS: LDO2 under voltage flag.

1, Output voltage drop below 85% of nominal voltage

0, Normal

Bit 0 LDO1\_UV\_STS: LDO1 under voltage flag.

1, Output voltage drop below 85% of nominal voltage

0, Normal

# 15.2.3.8 LDO\_UV\_ACT\_REG: LDO Under Voltage Action Register

| Address: 2Al- | 1      |        |        | Type: F | RW     |        |        |        |
|---------------|--------|--------|--------|---------|--------|--------|--------|--------|
| Bit           | Bit7   | Bit6   | Bit5   | Bit4    | Bit3   | Bit2   | Bit1   | Bit0   |
| SYMBOL        | LDO8_U | LDO7_U | LDO6_U | LDO5_U  | LDO4_U | LDO3_U | LDO2_U | LDO1_U |
|               | V_ACT  | V_ACT  | V_ACT  | V_ACT   | V_ACT  | V_ACT  | V_ACT  | V_ACT  |
| Default       | 1      | 1      | 1      | 1       | 1      | 1      | 1      | 1      |

#### **Description**

Bit 7 LDO8\_UV\_ACT: LDO8 under voltage action

1: restart converter

0: No effect

Bit 6 LDO7\_UV\_ACT: LDO7 under voltage action

1: restart converter

0: No effect

Bit 5 LDO6\_UV\_ACT: LDO6 under voltage action

1: restart converter

0: No effect

Bit 4 LDO5\_UV\_ACT: LDO5 under voltage action

1: restart converter

0: No effect

Bit 3 LDO4\_UV\_ACT: LDO4 under voltage action

1: restart converter

0: No effect

Bit 2 LDO3\_UV\_ACT: LDO3 under voltage action

1: restart converter

0: No effect

Bit 1 LDO2\_UV\_ACT: LDO2 under voltage action

1: restart converter



0: No effect

Bit 0 LDO1\_UV\_ACT: LDO1 under voltage action

1: restart converter

0: No effect

# 15.2.3.9 DCDC\_PG\_REG : DC-DC Converter Power Good Status Register

| Address: | 2BH  |       |       | Type: R |         |         |         |         |
|----------|------|-------|-------|---------|---------|---------|---------|---------|
| Bit      | Bit7 | Bit6  | Bit5  | Bit4    | Bit3    | Bit2    | Bit1    | Bit0    |
| SYMBOL   | RESV | RESV  | RESV  | RESV    | BUCK4_P | BUCK3_P | BUCK2_P | BUCK1_P |
|          | KLOV | IXLOV | IXLOV | INLOV   | G_STS   | G_STS   | G_STS   | G_STS   |
| Default  | 0    | 0     | 0     | 0       | 0       | 0       | 0       | 0       |

#### **Description**

Bit 7-5 Reserved
Bit 4 Reserved

Bit 3 BUCK4\_PG\_STS: BUCK4 power good flag.

1: Power good, Vout>90% of setting voltage

0: Power not good, Vout<90% of setting voltage

Bit 2 BUCK3\_PG\_STS: BUCK3 power good flag.

1: Power good, Vout>90% of setting voltage

0: Power not good, Vout<90% of setting voltage

Bit 1 BUCK2\_PG\_STS: BUCK2 power good flag.

1: Power good, Vout>90% of setting voltage

0: Power not good, Vout<90% of setting voltage

Bit 0 BUCK1\_PG\_STS: BUCK1 power good flag.

1: Power good, Vout>90% of setting voltage

0: Power not good, Vout<90% of setting voltage

# 15.2.3.10 LDO\_PG\_REG : LDO Power Good Status Register

| Address | s: 2CH  |         |         | Type: R |         |        |        |        |
|---------|---------|---------|---------|---------|---------|--------|--------|--------|
| Bit     | Bit7    | Bit6    | Bit5    | Bit4    | Bit3    | Bit2   | Bit1   | Bit0   |
| SYMBOL  | LDO8_PG | LDO7_PG | LDO6_PG | LDO5_PG | LDO4_PG | LDO3_P | LDO2_P | LDO1_P |
|         | _STS    | _STS    | _STS    | _STS    | _STS    | G_STS  | G_STS  | G_STS  |
| Default | 0       | 0       | 0       | 0       | 0       | 0      | 0      | 0      |



#### **Description**

- Bit 7 LDO8\_PG\_STS: LDO8 power good flag.
  - 1: Power good, Vout>90% of setting voltage
  - 0: Power not good, Vout<90% of setting voltage
- Bit 6 LDO7\_PG\_STS: LDO7 power good flag.
  - 1: Power good, Vout>90% of setting voltage
  - 0: Power not good, Vout<90% of setting voltage
- Bit 5 LDO6\_PG\_STS: LDO6 power good flag.
  - 1: Power good, Vout>90% of setting voltage
  - 0: Power not good, Vout<90% of setting voltage
- Bit 4 LDO5\_PG\_STS: LDO5 power good flag.
  - 1: Power good, Vout>90% of setting voltage
  - 0: Power not good, Vout<90% of setting voltage
- Bit 3 LDO4\_PG\_STS: LDO4 power good flag.
  - 1: Power good, Vout>90% of setting voltage
  - 0: Power not good, Vout<90% of setting voltage
- Bit 2 LDO3\_PG\_STS: LDO3 power good flag.
  - 1: Power good, Vout>90% of setting voltage
  - 0: Power not good, Vout<90% of setting voltage
- Bit 1 LDO2\_PG\_STS: LDO2 power good flag.
  - 1: Power good, Vout>90% of setting voltage
  - 0: Power not good, Vout<90% of setting voltage
- Bit 0 LDO1\_PG\_STS: LDO1 power good flag.
  - 1: Power good, Vout>90% of setting voltage
  - 0: Power not good, Vout<90% of setting voltage

# 15.2.3.11 VOUT\_MON\_TDB\_REG: VOUT Debounce Monitor Register

| Address | s: 2DH |      |      | Type: R\ | V    |      |        |        |
|---------|--------|------|------|----------|------|------|--------|--------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4     | Bit3 | Bit2 | Bit1   | Bit0   |
| SYMBOL  | RESV   | RESV | RESV | RESV     | RESV | RESV | VOUT_M | ON_TDB |
| Default | 0      | 0    | 0    | 0        | 0    | 0    | 1      | 0      |

#### **Description**

Bit 7-2 Reserved

Bit 1-0 VOUT\_MON\_TDB: Vout monitor debouncing time(UV\_STS rising edge and PG\_STS rising edge debounce time)

00: 62us 01: 124us



10: 186us(default)

11: 248us

#### 15.2.4 POWER CHANNEL CONFIGURATION REGISTERS

# 15.2.4.1 BUCK1\_CONFIG\_REG: BUCK1 Configuration Register

| Address | s: 2EH |                 |      | Type: RV | V     |      |           |      |
|---------|--------|-----------------|------|----------|-------|------|-----------|------|
| Bit     | Bit7   | Bit6            | Bit5 | Bit4     | Bit3  | Bit2 | Bit1      | Bit0 |
| SYMBOL  | RESV   | BUCK1_<br>PHASE | RESV | BUCK1    | _RATE | BU   | CK1_ILMIN |      |
| Default | 0      | 0               | 0    | 0        | 0     | 0    | 0         | 1    |

# **Description**

Bit 7 Reserved

Bit 6 BUCK1\_PHASE,

0: Normal,

1: Inverted

Bit 5 Reserved

Bit 4-3 BUCK1\_RATE: Voltage change rate after DVS

00: 2mv/us01: 4mv/us10: 6mv/us

11: 10mv/us

Bit 2-0 BUCK1\_ILMIN:

000: 50mA

001: 100mA(default);

010: 150mA 011: 200mA 100: 250mA 101: 300mA 110: 350mA 111: 400mA

# 15.2.4.2 BUCK1\_ON\_VSEL: BUCK1 Active Mode Register

| Address | s: 2FH |      |      | Type: RV | V       |        |      |      |
|---------|--------|------|------|----------|---------|--------|------|------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4     | Bit3    | Bit2   | Bit1 | Bit0 |
| SYMBOL  | RESV   | RESV |      |          | BUCK1_C | N_VSEL |      |      |



| Default | Boot |
|---------|------|

#### **Description**

Bit 7 Reserved Bit 6 Reserved

Bit 5-0 BUCK1\_ON\_VSEL: BUCK1 active mode voltage select,

 $0.7125V \sim 1.5V$ , step=12.5mV

000 000: 0.7125V 000 001: 0.725V

••••

111 111: 1.5V

The default value is set by boot.

# 15.2.4.3 BUCK1\_SLP\_VSEL: BUCK1 Sleep Mode Register

| Address | s: 30H |      |                               | Type: RV       | N |   |   |   |
|---------|--------|------|-------------------------------|----------------|---|---|---|---|
| Bit     | Bit7   | Bit6 | Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 |                |   |   |   |   |
| SYMBOL  | RESV   | RESV |                               | BUCK1_SLP_VSEL |   |   |   |   |
| Default | 0      | 0    | 0                             | 0              | 0 | 0 | 0 | 0 |

#### **Description**

Bit 7 Reserved Bit 6 Reserved

Bit 5-0 BUCK1\_SLP\_VSEL: BUCK1 sleep mode voltage select,

 $0.7125V\sim1.5V$ , step=12.5mV

000 000: 0.7125V 000 001: 0.725V

. . . . . .

111 111: 1.5V

# 15.2.4.4 BUCK1\_DVS\_VSEL: BUCK1 DVS Mode Register

| Address | s: 31H |      |      | Type: R\ | N        |        |      |      |
|---------|--------|------|------|----------|----------|--------|------|------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4     | Bit3     | Bit2   | Bit1 | Bit0 |
| SYMBOL  | RESV   | RESV |      |          | BUCK1_DV | S_VSEL |      |      |
| Default | 0      | 0    | 0    | 0        | 0        | 0      | 0    | 0    |

#### **Description**







Bit 7-6 Reserved

Bit 5-0 BUCK1\_DVS\_VSEL: BUCK1 DVS voltage select,

 $0.7125V \sim 1.5V$ , step=12.5mV

000 000: 0.7125V 000 001: 0.725V

•••••

111 111: 1. 5V

# 15.2.4.5 BUCK2\_CONFIG\_REG: BUCK2 Configuration Register

| Address | s: 32H |                 |      | Type: R\ | N      |                |      |      |
|---------|--------|-----------------|------|----------|--------|----------------|------|------|
| Bit     | Bit7   | Bit6            | Bit5 | Bit4     | Bit3   | Bit2           | Bit1 | Bit0 |
| SYMBOL  | RESV   | BUCK2_<br>PHASE | RESV | BUCK2    | ?_RATE | TE BUCK2_ILMIN |      | IN   |
| Default | 0      | 0               | 0    | 0        | 0      | 0              | 0    | 1    |

#### **Description**

Bit 7 Reserved

Bit 6 BUCK2\_PHASE,

0: Normal,

1: Inverted

Bit 5 Reserved

Bit 4-3 BUCK2\_RATE: Voltage change rate after DVS

00: 2mv/us01: 4mv/us10: 6mv/us11: 10mv/us

Bit 2-0 BUCK2\_ILMIN:

000: 50mA

001: 100mA(default);

010: 150mA 011: 200mA 100: 250mA 101: 300mA 110: 350mA 111: 400mA



#### 15.2.4.6 BUCK2\_ON\_VSEL: BUCK2 Active Mode Register

| Address | s: 33H |      |      | Type: R\ | N        |        |      |      |  |
|---------|--------|------|------|----------|----------|--------|------|------|--|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4     | Bit3     | Bit2   | Bit1 | Bit0 |  |
| SYMBOL  | RESV   | RESV |      |          | BUCK2_ON | I_VSEL |      |      |  |
| Default |        | Boot |      |          |          |        |      |      |  |

# **Description**

Bit 7 Reserved Bit 6 Reserved

Bit 5-0 BUCK2\_ON\_VSEL: BUCK2 active mode voltage select,

 $0.7125V \sim 1.5V$ , step=12.5mV

000 000: 0.7125V 000 001: 0.725V

•••••

111 111: 1.5V

The default value is set by boot.

# 15.2.4.7 BUCK2\_SLP\_VSEL: BUCK2 Sleep Mode Register

| Address | s: 34H |      |                               | Type: R\ | N         |        |   |   |
|---------|--------|------|-------------------------------|----------|-----------|--------|---|---|
| Bit     | Bit7   | Bit6 | Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 |          |           |        |   |   |
| SYMBOL  | RESV   | RESV |                               |          | BUCK2_SLF | P_VSEL |   |   |
| Default | 0      | 0    | 0                             | 0        | 0         | 0      | 0 | 0 |

#### **Description**

Bit 7 Reserved Bit 6 Reserved

Bit 5-0 BUCK2\_SLP\_VSEL: BUCK1 sleep mode voltage select,

 $0.7125V \sim 1.5V$ , step=12.5mV

000 000: 0.7125V 000 001: 0.725V

••••

111 111: 1.5V



# 15.2.4.8 BUCK2\_DVS\_VSEL: BUCK2 DVS Mode Register

| Address | s: 35H |      |      | Type: R\ | N        |        |      |      |
|---------|--------|------|------|----------|----------|--------|------|------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4     | Bit3     | Bit2   | Bit1 | Bit0 |
| SYMBOL  | RESV   | RESV |      |          | BUCK2_DV | S_VSEL |      |      |
| Default | 0      | 0    | 0    | 0        | 0        | 0      | 0    | 0    |

#### **Description**

Bit 7-6 Reserved

Bit 5-0 BUCK2\_DVS\_VSEL: BUCK1 DVS voltage select,

 $0.7125V \sim 1.5V$ , step=12.5mV

000 000: 0.7125V 000 001: 0.725V

• • • • • •

111 111: 1.5V

# 15.2.4.9 BUCK3\_CONFIG\_REG: BUCK3 Configuration Register

| Address | s: 36H |                 |      | Type: RV | V    |      |           |      |
|---------|--------|-----------------|------|----------|------|------|-----------|------|
| Bit     | Bit7   | Bit6            | Bit5 | Bit4     | Bit3 | Bit2 | Bit1      | Bit0 |
| SYMBOL  | RESV   | BUCK3_<br>PHASE | RESV | RESV     | RESV | BL   | JCK3_ILMI | N    |
| Default | 0      | 0               | 0    | 0        | 0    | 0    | 0         | 1    |

#### **Description**

Bit 7 Reserved

Bit 6 BUCK3\_PHASE,

0: Normal,

1: Inverted

Bit 5-3 Reserved

Bit 2-0 BUCK3 ILMIN:

000: 50mA

001: 100mA(default);

010: 150mA 011: 200mA 100: 250mA 101: 300mA 110: 350mA 111: 400mA



# 15.2.4.10 BUCK4\_CONFIG\_REG: BUCK4 Configuration Register

| Address | s: 37H |                 |      | Type: RV | ٧    |      |           |      |
|---------|--------|-----------------|------|----------|------|------|-----------|------|
| Bit     | Bit7   | Bit6            | Bit5 | Bit4     | Bit3 | Bit2 | Bit1      | Bit0 |
| SYMBOL  | RESV   | BUCK4_<br>PHASE | RESV | RESV     | RESV | BU   | CK4_ILMIN | ١    |
| Default | 0      | 0               | 0    | 0        | 0    | 0    | 0         | 0    |

#### **Description**

Bit 7 Reserved

Bit 6 BUCK4\_PHASE,

0: Normal,

1: Inverted

Bit 2-0 BUCK4\_ILMIN:

000: 50mA

001: 100mA(default);

010: 150mA 011: 200mA 100: 250mA 101: 300mA 110: 350mA 111: 400mA

# 15.2.4.11 BUCK4\_ON\_VSEL: BUCK4 Active Mode Register

| Address | s: 38H |      |      | Type: RV | N    |         |        |      |
|---------|--------|------|------|----------|------|---------|--------|------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4     | Bit3 | Bit2    | Bit1   | Bit0 |
| SYMBOL  | RESV   | RESV | RESV | RESV     |      | BUCK4_C | N_VSEL |      |
| Default |        |      |      | Boot     | t    |         |        |      |

#### **Description**

Bit 7 Reserved

Bit 6-4 Reserved

Bit 3-0 BUCK4\_ON\_VSEL: BUCK4 active mode voltage select,

1.8V~3.3V ,step=100mV

0000: 1.8V 0001: 1.9V

••••

1110: 3.2V 1111: 3.3V



the default value is set by boot.

# 15.2.4.12 BUCK4\_SLP\_VSEL: BUCK4 Sleep Mode Register

| Address | s: 39H |      |      | Type: RV | N    |          |         |      |
|---------|--------|------|------|----------|------|----------|---------|------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4     | Bit3 | Bit2     | Bit1    | Bit0 |
| SYMBOL  | RESV   | RESV | RESV | RESV     |      | BUCK4_SI | LP_VSEL | _    |
| Default | 0      | 0    | 0    | 0        | 0    | 0        | 0       | 0    |

# **Description**

Bit 7 Reserved

Bit 6-4 Reserved

Bit 3-0 BUCK4\_SLP\_VSEL: BUCK4 sleep mode voltage select,

1.8V~3.3V ,step=100mV

0000: 1.8V 0001: 1.9V

.....

1110: 3.2V 1111: 3.3V

# 15.2.4.13 LDO1\_ON\_VSEL\_REG: LDO1 Active Mode Voltage Select

| Address | s: 3BH |      |      | Type: RW |       |         |      |      |
|---------|--------|------|------|----------|-------|---------|------|------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4     | Bit3  | Bit2    | Bit1 | Bit0 |
| SYMBOL  | RESV   | RESV | RESV |          | LDO1_ | ON_VSEL |      |      |
| Default |        |      |      | Boot     |       |         |      |      |

#### **Description**

Bit 7-5 Reserved

Bit 4-0 LDO1\_ON\_VSEL: LDO1 active mode voltage select.

 $1.8V \sim 3.4V$ , step=0.1V

00000: 1.8V 00001: 1.9V

•••



01110: 3.2V 01111: 3.3V 10000: 3.4V

the default value is set by boot.

# 15.2.4.14 LDO1\_SLP\_VSEL\_REG: LDO1 Sleep Mode Voltage Select

| Address | s: 3CH |      |      | Type: RV      | V    |      |      |      |
|---------|--------|------|------|---------------|------|------|------|------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4          | Bit3 | Bit2 | Bit1 | Bit0 |
| SYMBOL  | RESV   | RESV | RESV | LDO1_SLP_VSEL |      |      |      |      |
| Default | 0      | 0    | 0    | 0             | 0    | 0    | 0    | 0    |

#### **Description**

Bit 7-5 Reserved

Bit 4-0 LDO1\_SLP\_VSEL: LDO1 SLEEP mode voltage select.

 $1.8V \sim 3.4V$ , step=0.1V

00000: 1.8V 00001: 1.9V

٠٠٠.

01110: 3.2V 01111: 3.3V 10000: 3.4V

# 15.2.4.15 LDO2\_ON\_VSEL\_REG: LDO2 Active Mode Voltage Select

| Address | s: 3DH |      |      | Type: RV | N    |           |      |      |
|---------|--------|------|------|----------|------|-----------|------|------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4     | Bit3 | Bit2      | Bit1 | Bit0 |
| SYMBOL  | RESV   | RESV | RESV |          | LDC  | 02_ON_VSE | L    |      |
| Default |        |      |      | Boot     |      |           |      |      |

#### **Description**

Bit 7-5 Reserved

Bit 4-0 LDO2\_ON\_VSEL: LDO2 active mode voltage select.

 $1.8V \sim 3.4V$ , step=0.1V

00000: 1.8V 00001: 1.9V

٠٠٠.

01110: 3.2V 01111: 3.3V



10000: 3.4V

the default value is set by boot.

# 15.2.4.16 LDO2\_SLP\_VSEL\_REG: LDO2 Sleep Mode Voltage Select

| Address | s: 3EH |      |      | Type: RV      | V    |      |      |      |
|---------|--------|------|------|---------------|------|------|------|------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4          | Bit3 | Bit2 | Bit1 | Bit0 |
| SYMBOL  | RESV   | RESV | RESV | LDO2_SLP_VSEL |      |      |      |      |
| Default | 0      | 0    | 0    | 0             | 0    | 0    | 0    | 0    |

#### **Description**

Bit 7-5 Reserved

Bit 4-0 LDO2\_SLP\_VSEL: LDO2 SLEEP mode voltage select.

 $1.8V \sim 3.4V$ , step=0.1V

00000: 1.8V 00001: 1.9V

٠٠٠.

01110: 3.2V 01111: 3.3V 10000: 3.4V

# 15.2.4.17 LDO3\_ON\_VSEL\_REG: LDO3 Active Mode Voltage Sel

| Address | s: 3FH |      |      | Type: F | RW   |        |         |      |
|---------|--------|------|------|---------|------|--------|---------|------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4    | Bit3 | Bit2   | Bit1    | Bit0 |
| SYMBOL  | RESV   | RESV | RESV | RESV    |      | LDO3_0 | ON_VSEL |      |
| Default |        |      |      | Boot    | -    |        |         |      |

#### **Description**

Bit 7-4 Reserved

Bit 3-0 LDO3\_ON\_VSEL: LDO3 active voltage select.

 $0.8V \sim 2.5V$ , step=0.1V

0000: 0.8V 0001: 0.9V

٠٠٠.

1100: 2.0V 1101: 2.2V 1111: 2.5V

the default value is set by boot.



## 15.2.4.18 LD03\_SLP\_VSEL\_REG: LD03 Sleep Mode Voltage Select

| Address | s: 40H |      |      | Type: F | RW            |      |      |      |
|---------|--------|------|------|---------|---------------|------|------|------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4    | Bit3          | Bit2 | Bit1 | Bit0 |
| SYMBOL  | RESV   | RESV | RESV | RESV    | LDO3_SLP_VSEL |      |      |      |
| Default | 0      | 0    | 0    | 0       | 0             | 0    | 0    | 0    |

#### **Description**

Bit 7-4 Reserved

Bit 3-0 LDO3\_SLP\_VSEL: LDO3 SLEEP mode voltage select.

 $0.8V \sim 2.5V$ , step=0.1V

0000: 0.8V 0001: 0.9V

٠٠٠.

1100: 2.0V 1101: 2.2V 1111: 2.5V

the default value is set by boot.

#### 15.2.4.19 LDO4\_ON\_VSEL\_REG: LDO4 Active Mode Voltage Select

| Address | s: 41H |      |      | Type: F | RW   |          |      |      |
|---------|--------|------|------|---------|------|----------|------|------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4    | Bit3 | Bit2     | Bit1 | Bit0 |
| SYMBOL  | RESV   | RESV | RESV |         | LDC  | 04_ON_VS | EL   |      |
| Default |        |      |      | Boot    | -    |          |      |      |

#### **Description**

Bit 7-5 Reserved

Bit 4-0 LDO4\_ON\_VSEL: LDO4 active mode voltage select.

 $1.8V \sim 3.4V$ , step=0.1V

00000: 1.8V 00001: 1.9V

•••

01110: 3.2V 01111: 3.3V 10000: 3.4V

the default value is set by boot.



## 15.2.4.20 LDO4\_SLP\_VSEL\_REG: LDO4 Sleep Mode Voltage Select

| Address | s: 42H |      |      | Type: F       | RW   |      |      |      |
|---------|--------|------|------|---------------|------|------|------|------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4          | Bit3 | Bit2 | Bit1 | Bit0 |
| SYMBOL  | RESV   | RESV | RESV | LDO4_SLP_VSEL |      |      |      |      |
| Default | 0      | 0    | 0    | 0             | 0    | 0    | 0    | 0    |

#### **Description**

Bit 7-5 Reserved

Bit 4-0 LDO2\_SLP\_VSEL: LDO2 SLEEP mode voltage select.

 $1.8V \sim 3.4V$ , step=0.1V

00000: 1.8V 00001: 1.9V

•••

01110: 3.2V 01111: 3.3V 10000: 3.4V

# 15.2.4.21 LDO5\_ON\_VSEL\_REG: LDO5 Active Mode Voltage Select

| Address | s: 43H |      |      | Type: F | RW   |         |      |      |
|---------|--------|------|------|---------|------|---------|------|------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4    | Bit3 | Bit2    | Bit1 | Bit0 |
| SYMBOL  | RESV   | RESV | RESV |         | LDC  | 5_ON_VS | EL   |      |
| Default |        | Boot |      |         |      |         |      |      |

#### **Description**

Bit 7-5 Reserved

Bit 4-0 LDO5\_ON\_VSEL: LDO5 active mode voltage select.

 $1.8V \sim 3.4V$ , step=0.1V

00000: 1.8V 00001: 1.9V

٠٠٠.

01110: 3.2V 01111: 3.3V 10000: 3.4V

the default value is set by boot.



# 15.2.4.22 LDO5\_SLP\_VSEL\_REG: LDO5 Sleep Mode Voltage Select

| Address | s: 44H |      |      | Type: F       | RW   |      |      |      |
|---------|--------|------|------|---------------|------|------|------|------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4          | Bit3 | Bit2 | Bit1 | Bit0 |
| SYMBOL  | RESV   | RESV | RESV | LDO5_SLP_VSEL |      |      |      |      |
| Default | 0      | 0    | 0    | 0             | 0    | 0    | 0    | 0    |

#### **Description**

Bit 7-5 Reserved

Bit 4-0 LDO5\_SLP\_VSEL: LDO5 SLEEP mode voltage select.

 $1.8V \sim 3.4V$ , step=0.1V

00000: 1.8V 00001: 1.9V

٠٠٠.

01110: 3.2V 01111: 3.3V 10000: 3.4V

# 15.2.4.23 LDO6\_ON\_VSEL\_REG: LDO6 Active Mode Voltage Select

| Address | s: 45H |      |      | Type: F | RW   |          |      |      |
|---------|--------|------|------|---------|------|----------|------|------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4    | Bit3 | Bit2     | Bit1 | Bit0 |
| SYMBOL  | RESV   | RESV | RESV |         | LDC  | 06_ON_VS | EL   |      |
| Default |        | Boot |      |         |      |          |      |      |

#### **Description**

Bit 7-5 Reserved

Bit 4-0 LDO6\_ON\_VSEL: LDO6 active mode voltage select.

 $0.8V \sim 2.5V$ , step=0.1V

00000: 0.8V 00001: 0.9V

• • • • •

10000: 2.4V 10001: 2.5V

the default value is set by boot.

# 15.2.4.24 LDO6\_SLP\_VSEL\_REG: LDO6 Sleep Mode Voltage Select

| Address: 46H | Type: RW |
|--------------|----------|
|--------------|----------|



# Power Management System

| Bit     | Bit7 | Bit6 | Bit5 | Bit4          | Bit3 | Bit2 | Bit1 | Bit0 |  |
|---------|------|------|------|---------------|------|------|------|------|--|
| SYMBOL  | RESV | RESV | RESV | LDO6_SLP_VSEL |      |      |      |      |  |
| Default | 0    | 0    | 0    | 0             | 0    | 0    | 0    | 0    |  |

# **Description**

Bit 7-5 Reserved

Bit 4-0 LDO6\_SLP\_VSEL: LDO6 SLEEP mode voltage select.

 $0.8V \sim 2.5V$ , step=0.1V

00000: 0.8V 00001: 0.9V

••••

10000: 2.4V 10001: 2.5V

# 15.2.4.25 LDO7\_ON\_VSEL\_REG: LDO7 Active Mode Voltage Select

| Address | s: 47H |      |      | Type: RW |      |          |      |      |  |
|---------|--------|------|------|----------|------|----------|------|------|--|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4     | Bit3 | Bit2     | Bit1 | Bit0 |  |
| SYMBOL  | RESV   | RESV | RESV |          | LD   | 07_ON_VS | EL   |      |  |
| Default |        |      |      | Boot     | -    |          |      |      |  |

#### **Description**

Bit 7-5 Reserved

Bit 4-0 LDO7\_ON\_VSEL: LDO7 active mode voltage select.

 $0.8V \sim 2.5V$ , step=0.1V

00000: 0.8V 00001: 0.9V

.....

10000: 2.4V 10001: 2.5V

the default value is set by boot.

# 15.2.4.26 LDO7\_SLP\_VSEL\_REG: LDO7 Sleep Mode Voltage Select

| Address | s: 48H |      |      | Type: F | RW   |      |      |      |
|---------|--------|------|------|---------|------|------|------|------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4    | Bit3 | Bit2 | Bit1 | Bit0 |



# Power Management System

| SYMBOL  | RESV | RESV | RESV |   | LD | O7_SLP_VS | SEL |   |
|---------|------|------|------|---|----|-----------|-----|---|
| Default | 0    | 0    | 0    | 0 | 0  | 0         | 0   | 0 |

#### **Description**

Bit 7-5 Reserved

Bit 4-0 LDO7\_SLP\_VSEL: LDO7 SLEEP mode voltage select.

 $0.8V \sim 2.5V$ , step=0.1V

00000: 0.8V 00001: 0.9V

•••••

10000: 2.4V 10001: 2.5V

## 15.2.4.27 LDO8\_ON\_VSEL\_REG: LDO8 Active Mode Voltage Select

| Address | s: 49H |      |      | Type: RW |      |          |      |      |  |
|---------|--------|------|------|----------|------|----------|------|------|--|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4     | Bit3 | Bit2     | Bit1 | Bit0 |  |
| SYMBOL  | RESV   | RESV | RESV |          | LDC  | 08_ON_VS | EL   |      |  |
| Default |        |      |      | Boot     | _    |          |      |      |  |

#### **Description**

Bit 7-5 Reserved

Bit 4-0 LDO8\_ON\_VSEL: LDO8 active mode voltage select.

 $1.8V \sim 3.4V$ , step=0.1V

00000: 1.8V 00001: 1.9V

٠٠٠.

01110: 3.2V 01111: 3.3V 10000: 3.4V

the default value is set by boot.

#### 15.2.4.28 LDO8\_SLP\_VSEL\_REG: LDO8 Sleep Mode Voltage Select

| Address | s: 4AH |      |      | Type: F | RW   |          |      |      |
|---------|--------|------|------|---------|------|----------|------|------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4    | Bit3 | Bit2     | Bit1 | Bit0 |
| SYMBOL  | RESV   | RESV | RESV |         | LDO  | 8_SLP_VS | SEL  |      |



| Power  | Management | System |
|--------|------------|--------|
| IUVVCI | Management |        |

| Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|---------|---|---|---|---|---|---|---|---|

#### **Description**

Bit 7-5 Reserved

Bit 4-0 LDO8\_SLP\_VSEL: LDO8 SLEEP mode voltage select.

 $1.8V \sim 3.4V$ , step=0.1V

00000: 1.8V 00001: 1.9V

٠٠٠.

01110: 3.2V 01111: 3.3V 10000: 3.4V

## 15.2.4.29 DEVCTRL\_REG: Device Control Register

| Address | s: 4BH |      |                       | Type: RV | ٧               |      |             |             |
|---------|--------|------|-----------------------|----------|-----------------|------|-------------|-------------|
| Bit     | Bit7   | Bit6 | Bit5 Bit4             |          | Bit3            | Bit2 | Bit1        | Bit0        |
| SYMBOL  | RESV   | RESV | PWRON_LP_OFF_TI<br>ME |          | DEV_OFF<br>_RST | RESV | DEV_SL<br>P | DEV_O<br>FF |
| Default | 0      | 0    | 0 0                   |          | 0               | 0    | 0           | 0           |

#### **Description**

Bit 7-6 Reserved

Bit 5-4 PWRON\_LP\_OFF\_TIME: PWRON long press turn off time:

00: 6s 01: 8s 10: 10s 11: 12s

Bit 3 DEV\_OFF\_RST: Write 1 will start an ACTIVE to OFF or SLEEP to OFF device state transition (switch-off event) and activate reset of the digital core.

Bit 2 Reserved

Bit 1 DEV\_SLP: Write 1 allows SLEEP device state (if DEV\_OFF = 0 and DEV\_OFF\_RST = 0).

Write '0' will start a SLEEP to ACTIVE device state transition (wake-up event) (if DEV\_OFF = 0 and DEV\_OFF\_RST = 0). This bit is cleared in OFF state.

Bit 0 DEV\_OFF: Write 1 will start an ACTIVE to OFF or SLEEP to OFF device state transition (switch-off event). This bit is cleared in OFF state.



# **15.2.5 INTERRUPT REGISTERS**

# 15.2.5.1 INT\_STS\_REG1: Interrupt Status Register #1

| Address | s: 4CH |                                     | Type: RW                           |                           |                             |                                   |                                   |                            |
|---------|--------|-------------------------------------|------------------------------------|---------------------------|-----------------------------|-----------------------------------|-----------------------------------|----------------------------|
| Bit     | Bit7   | Bit6                                | Bit5                               | Bit4                      | Bit3                        | Bit2                              | Bit1                              | Bit0                       |
| SYMBOL  | RESV   | RTC_PERI<br>OD_INT<br>(Write 1 Clr) | RTC_ALA<br>RM_INT<br>(Write 1 Clr) | HOTDI E_INT (Write 1 Clr) | PWRON _LP_INT (Write 1 Clr) | PWRO<br>N_INT<br>(Write 1<br>Clr) | VB_LO<br>_INT<br>(Write 1<br>Clr) | VOUT_L O_INT (Write 1 Clr) |
| Default | 0      | 0                                   | 0                                  | 0                         | 0                           | 0                                 | 0                                 | 0                          |

# **Description**

| Bit 7 | Reserved                                                       |
|-------|----------------------------------------------------------------|
| Bit 6 | RTC_PERIOD_INT: RTC period event interrupt.                    |
| Bit 5 | RTC_ALARM_INT: RTC alarm event interrupt.                      |
| Bit 4 | HOTDIE_INT: Hot die event interrupt status.                    |
| Bit 3 | PWRON_LP_INT: PWRON PIN long press event interrupt status.     |
| Bit 2 | PWRON_INT: PWRON event interrupt status.                       |
| Bit 1 | VB_LO_INT: Battery under voltage alarm event interrupt status. |
| Bit 0 | VOUT_LO_INT: VOUT under voltage alarm event interrupt status   |
| Note: | 1: Interrupt asserted, write "1" to clear                      |
|       | 0: No interrupt                                                |

# 15.2.5.2 INT\_MSK\_REG1: Interrupt Mask Register #1

| Address: 4DH |      |                   |                  | Type: RV      | ٧               |              |              |                |
|--------------|------|-------------------|------------------|---------------|-----------------|--------------|--------------|----------------|
| Bit          | Bit7 | Bit6              | Bit5             | Bit4          | Bit3            | Bit2         | Bit1         | Bit0           |
| SYMBOL       | RESV | RTC_PE<br>RIOD_IM | RTC_AL<br>ARM_IM | HOTDIE_<br>IM | PWRON<br>_LP_IM | PWRON<br>_IM | VB_LO_I<br>M | VOUT_<br>LO_IM |
| Default      | 0    | 0                 | 0                | 0             | 0               | 0            | 0            | 0              |

#### **Description**

|       | = 00 0 p 0. 0                                                       |
|-------|---------------------------------------------------------------------|
| Bit 7 | Reserved                                                            |
| Bit 6 | RTC_PERIOD_INT: RTC period event interrupt mask.                    |
| Bit 5 | RTC_ALARM_INT: RTC alarm event interrupt mask.                      |
| Bit 4 | HOTDIE_INT: Hot die event interrupt status mask.                    |
| Bit 3 | PWRON_LP_INT: PWRON PIN long press event interrupt status mask.     |
| Bit 2 | PWRON_INT: PWRON event interrupt status mask.                       |
| Bit 1 | VB_LO_INT: Battery under voltage alarm event interrupt status mask. |



Bit 0 VOUT\_LO\_IM: Vout under voltage alarm event interrupt status mask

Note: 1: Mask the specified interrupt

0: Do not mask the specified interrupt

#### 15.2.5.3 INT\_STS\_REG2 : Interrupt Status Register #2

| Address: 4EH |      |      |      | Type: RW |      |      |                                   |                                     |  |
|--------------|------|------|------|----------|------|------|-----------------------------------|-------------------------------------|--|
| Bit          | Bit7 | Bit6 | Bit5 | Bit4     | Bit3 | Bit2 | Bit1                              | Bit0                                |  |
| SYMBOL       | RESV | RESV | RESV | RESV     | RESV | RESV | PLUG_OU<br>T_INT<br>(Write 1 Clr) | PLUG_I<br>N_INT<br>(Write 1<br>Clr) |  |
| Default      | 0    | 0    | 0    | 0        | 0    | 0    | 0                                 | 0                                   |  |

#### **Description**

Bit 7-2 Reserved

Bit 1 PLUG\_OUT\_INT: charger plug out event interrupt(PLUG\_IN\_STS falling edge

interrupt)

Bit 0 PLUG\_IN\_INT: charger plug in event interrupt(PLUG\_IN\_STS rising edge

interrupt)

Note: Write "1" to clear.

# 15.2.5.4 INT\_STS\_MSK\_REG2: Interrupt Status Register #2

| Address: 4FH |      |      |      | Type: RW |      |      |                     |                    |  |
|--------------|------|------|------|----------|------|------|---------------------|--------------------|--|
| Bit          | Bit7 | Bit6 | Bit5 | Bit4     | Bit3 | Bit2 | Bit1                | Bit0               |  |
| SYMBOL       | RESV | RESV | RESV | RESV     | RESV | RESV | PLUG_OU<br>T_INT_IM | PLUG_IN<br>_INT_IM |  |
| Default      | 0    | 0    | 0    | 0        | 0    | 0    | 0                   | 0                  |  |

#### **Description**

Bit 7-2 Reserved

Bit 1 PLUG\_OUT\_INT\_IM: Charger plug out event interrupt mask.

1: Mask the interrupt

0: Do not mask the interrupt

Bit 0 PLUG\_IN\_INT\_IM: Charger plug in event interrupt mask

1: Mask the interrupt

0: Do not mask the interrupt



# 15.2.5.5 IO\_POL\_REG: IO Polarity Register

| Address | s: 50H |      |      | Type: F | RW   |          |          |         |
|---------|--------|------|------|---------|------|----------|----------|---------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4    | Bit3 | Bit2     | Bit1     | Bit0    |
| SYMBOL  | RESV   | RESV | RESV | RESV    | RESV | DVS2_POL | DVS1_POL | INT_POL |
| Default | 0      | 0    | 0    | 0       | 0    | 1        | 1        | 0       |

#### **Description**

Bit 7-3 Reserved

Bit 2 DVS2\_POL: DVS2 pin polarity

0: active low1: active high

Bit 1 DVS1\_POL: DVS1 pin polarity

0: active low1: active high

Bit 0 INT\_POL: INT pin polarity

0: active low1: active high

# 15.2.5.6 DCDC\_ILMAX\_REG : DCDC max inductor current Register

| Address | s: 90H |       |             | Type: F | RW   |          |         |      |
|---------|--------|-------|-------------|---------|------|----------|---------|------|
| Bit     | Bit7   | Bit6  | Bit5        | Bit4    | Bit3 | Bit2     | Bit1    | Bit0 |
| SYMBOL  | BUCK4_ | ILMAX | BUCK3_ILMAX |         | BUC  | K2_ILMAX | BUCK1_I | LMAX |
| Default | 0      | 1     | 0           | 1       | 0    | 1        | 0       | 1    |

## **Description**

| Bit 7-6 | BUCK4_ILMAX: BUCK4 max inductor current |            |            |                |  |  |  |  |
|---------|-----------------------------------------|------------|------------|----------------|--|--|--|--|
|         | 00:2A                                   | 01:2.5A    | 10:3A      | 11:3.5A        |  |  |  |  |
| Bit 5-4 | BUCK3_I                                 | LMAX: BUCK | (4 max inc | luctor current |  |  |  |  |
|         | 00:2A                                   | 01:2.5A    | 10:3A      | 11:3.5A        |  |  |  |  |

Bit 3-2 BUCK2\_ILMAX: BUCK4 max inductor current 00:4.5A 01: 5A 10:5.5A 11:6A

Bit 1-0 BUCK1\_ILMAX: BUCK4 max inductor current 00:4.5A 01: 5A 10:5.5A 11:6A



# **16 PACKAGE INFORMATION**



QFN68 7mm X 7mm

| DESCRIPTION     | SYMBOL  | MILLIMETER |       |      |  |
|-----------------|---------|------------|-------|------|--|
| DESCRIPTION     | STWIBOL | MIN        | NOM   | MAX  |  |
| TOTAL THICKNESS | Α       | 0.70       | 0.75  | 0.80 |  |
| STAND OFF       | A1      | 0          | 0.035 | 0.05 |  |



# **RK808**Power Management System

| MOLD THICKNESS       | A2  | -                   | 0.55                 | 0.57 |
|----------------------|-----|---------------------|----------------------|------|
| MATERIAL THICKNESS   | А3  | -                   | 0.203 <sub>REF</sub> | -    |
| PACKAGE SIZE         | D   | -                   | 7 <sub>BSC</sub>     | -    |
| PACKAGE SIZE         | E   | -                   | 7 <sub>BSC</sub>     | -    |
| EP SIZE              | D1  | 5.39                | 5.49                 | 5.59 |
| EP SIZE              | E1  | 5.39                | 5.49                 | 5.59 |
| LEAD LENGTH          | L   | 0.30                | 0.4                  | 0.50 |
| LEAD PITCH           | е   | 0.35 <sub>BSC</sub> |                      |      |
| LEAD WIDTH           | b   | 0.1                 | 0.15                 | 0.2  |
| LEAD OSITION OFFSET  | aaa | 0.07                |                      |      |
| LEAD COPLANARITY     | bbb | 0.08                |                      |      |
| PACKAGE EDGE PROFILE | ccc | 0.10                |                      |      |
| MOLD FLATNESS        | ddd | 0.10                |                      |      |
| EP POSITION OFFSET   | eee | 0.10                |                      |      |
|                      | fff | 0.05                |                      |      |

#### Note:

- 1. Coplanarity applies to leads, corner leads and die attach pad.
- 2. Dimension b applies to metalized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. If the terminal has the optional radius on the other end of the terminal, the dimension b should not be measure in that radius area.